gem5
v24.0.0.0
Loading...
Searching...
No Matches
systemc
tests
systemc
misc
sim_tests
biquad
biquad3
testbench.h
Go to the documentation of this file.
1
/*****************************************************************************
2
3
Licensed to Accellera Systems Initiative Inc. (Accellera) under one or
4
more contributor license agreements. See the NOTICE file distributed
5
with this work for additional information regarding copyright ownership.
6
Accellera licenses this file to you under the Apache License, Version 2.0
7
(the "License"); you may not use this file except in compliance with the
8
License. You may obtain a copy of the License at
9
10
http://www.apache.org/licenses/LICENSE-2.0
11
12
Unless required by applicable law or agreed to in writing, software
13
distributed under the License is distributed on an "AS IS" BASIS,
14
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or
15
implied. See the License for the specific language governing
16
permissions and limitations under the License.
17
18
*****************************************************************************/
19
20
/*****************************************************************************
21
22
testbench.h --
23
24
Original Author: Martin Janssen, Synopsys, Inc., 2002-02-15
25
26
*****************************************************************************/
27
28
/*****************************************************************************
29
30
MODIFICATION LOG - modifiers, enter your name, affiliation, date and
31
changes you are making here.
32
33
Name, Affiliation, Date:
34
Description of Modification:
35
36
*****************************************************************************/
37
38
/* Filename testbench.h */
39
/* This is the interface file for synchronous process `testbench' */
40
41
#include "systemc.h"
42
43
SC_MODULE
(
testbench
)
44
{
45
SC_HAS_PROCESS
(
testbench
);
46
47
sc_in_clk clk;
48
49
sc_in<float> result;
50
sc_out<bool> reset;
51
sc_out<float> sample;
52
53
// Constructor
54
testbench
( sc_module_name NAME,
55
sc_clock& CLK,
56
sc_signal<float>& RESULT,
57
sc_signal<bool>& RESET,
58
sc_signal<float>& SAMPLE )
59
{
60
clk(CLK);
61
result(RESULT); reset(RESET); sample(SAMPLE);
62
SC_CTHREAD
( entry, clk.pos() );
63
}
64
65
// Process functionality in member function below
66
void
entry();
67
};
68
69
#define CLOCK_PERIOD 10
SC_CTHREAD
#define SC_CTHREAD(name, clk)
Definition
sc_module.hh:323
SC_MODULE
#define SC_MODULE(name)
Definition
sc_module.hh:295
SC_HAS_PROCESS
#define SC_HAS_PROCESS(name)
Definition
sc_module.hh:301
testbench
Definition
tb.h:50
Generated on Tue Jun 18 2024 16:24:07 for gem5 by
doxygen
1.11.0