30#ifndef __ARCH_POWER_MISCREGS_HH__
31#define __ARCH_POWER_MISCREGS_HH__
35#include "debug/MiscRegs.hh"
#define SubBitUnion(name, first, last)
Regular bitfields These define macros for read/write regular bitfield based subbitfields.
constexpr RegClass miscRegClass
const char *const miscRegName[NUM_MISCREGS]
BitUnion32(Cr) SubBitUnion(cr0
SubBitUnion(fprf, 16, 12) Bitfield< 16 > c
EndBitUnion(Cr) BitUnion32(Xer) Bitfield< 31 > so
EndSubBitUnion(cr0) Bitfield< 27
BitUnion64(BIT64) Bitfield< 63
Copyright (c) 2024 Arm Limited All rights reserved.
constexpr char MiscRegClassName[]
@ MiscRegClass
Control (misc) register.