gem5
[DEVELOP-FOR-25.0]
Loading...
Searching...
No Matches
arch
arm
tracers
tarmac_base.hh
Go to the documentation of this file.
1
/*
2
* Copyright (c) 2011,2017-2019 ARM Limited
3
* All rights reserved
4
*
5
* The license below extends only to copyright in the software and shall
6
* not be construed as granting a license to any other intellectual
7
* property including but not limited to intellectual property relating
8
* to a hardware implementation of the functionality of the software
9
* licensed hereunder. You may use the software subject to the license
10
* terms below provided that you ensure that this notice is replicated
11
* unmodified and in its entirety in all distributions of the software,
12
* modified or unmodified, in source code or in binary form.
13
*
14
* Redistribution and use in source and binary forms, with or without
15
* modification, are permitted provided that the following conditions are
16
* met: redistributions of source code must retain the above copyright
17
* notice, this list of conditions and the following disclaimer;
18
* redistributions in binary form must reproduce the above copyright
19
* notice, this list of conditions and the following disclaimer in the
20
* documentation and/or other materials provided with the distribution;
21
* neither the name of the copyright holders nor the names of its
22
* contributors may be used to endorse or promote products derived from
23
* this software without specific prior written permission.
24
*
25
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
26
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
27
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
28
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
29
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
30
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
31
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
32
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
33
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
34
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
35
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
36
*/
37
48
49
#ifndef __ARCH_ARM_TRACERS_TARMAC_BASE_HH__
50
#define __ARCH_ARM_TRACERS_TARMAC_BASE_HH__
51
52
#include "
arch/arm/types.hh
"
53
#include "
base/trace.hh
"
54
#include "
base/types.hh
"
55
#include "
cpu/static_inst.hh
"
56
#include "
sim/insttracer.hh
"
57
58
namespace
gem5
59
{
60
61
class
ThreadContext
;
62
63
namespace
trace
{
64
65
class
TarmacBaseRecord
:
public
InstRecord
66
{
67
public
:
69
enum
TarmacRecordType
70
{
71
TARMAC_INST
,
72
TARMAC_REG
,
73
TARMAC_MEM
,
74
TARMAC_UNSUPPORTED
,
75
};
76
78
enum
ISetState
{
ISET_ARM
,
ISET_THUMB
,
ISET_A64
,
79
ISET_UNSUPPORTED
};
80
82
enum
RegType
{
REG_R
,
REG_X
,
REG_S
,
REG_D
,
REG_P
,
REG_Q
,
REG_Z
,
REG_MISC
};
83
85
struct
InstEntry
86
{
87
InstEntry
() =
default
;
88
InstEntry
(
ThreadContext
*
thread
,
89
const
PCStateBase
&
pc
,
90
const
StaticInstPtr
staticInst
,
91
bool
predicate
);
92
93
bool
taken
;
94
Addr
addr
;
95
ArmISA::MachInst
opcode
;
96
ISetState
isetstate
;
97
ArmISA::OperatingMode
mode
;
98
};
99
101
struct
RegEntry
102
{
103
enum
RegElement
104
{
105
Lo
= 0,
106
Hi
= 1,
107
// Max = (max SVE vector length) 2048b / 64 = 32
108
Max
= 32
109
};
110
111
RegEntry
() =
default
;
112
RegEntry
(
const
PCStateBase
&
pc
);
113
114
RegType
type
;
115
RegIndex
index
;
116
ISetState
isetstate
;
117
std::vector<uint64_t>
values
;
118
};
119
121
struct
MemEntry
122
{
123
MemEntry
() =
default
;
124
MemEntry
(uint8_t _size,
Addr
_addr, uint64_t _data);
125
126
uint8_t
size
;
127
Addr
addr
;
128
uint64_t
data
;
129
};
130
131
public
:
132
TarmacBaseRecord
(
Tick
_when,
ThreadContext
*_thread,
133
const
StaticInstPtr
_staticInst,
const
PCStateBase
&_pc,
134
const
StaticInstPtr
_macroStaticInst=
nullptr
);
135
136
virtual
void
dump
() = 0;
137
145
static
ISetState
pcToISetState
(
const
PCStateBase
&
pc
);
146
};
147
148
149
}
// namespace trace
150
}
// namespace gem5
151
152
#endif
// __ARCH_ARM_TRACERS_TARMAC_BASE_HH__
types.hh
trace.hh
types.hh
Defines global host-dependent types: Counter, Tick, and (indirectly) {int,uint}{8,...
gem5::PCStateBase
Definition
pcstate.hh:59
gem5::ThreadContext
ThreadContext is the external interface to all thread state for anything outside of the CPU.
Definition
thread_context.hh:89
gem5::trace::InstRecord::staticInst
StaticInstPtr staticInst
Definition
insttracer.hh:71
gem5::trace::InstRecord::InstRecord
InstRecord(Tick _when, ThreadContext *_thread, const StaticInstPtr _staticInst, const PCStateBase &_pc, const StaticInstPtr _macroStaticInst=nullptr)
Definition
insttracer.hh:160
gem5::trace::InstRecord::thread
ThreadContext * thread
Definition
insttracer.hh:68
gem5::trace::InstRecord::pc
std::unique_ptr< PCStateBase > pc
Definition
insttracer.hh:72
gem5::trace::InstRecord::predicate
bool predicate
is the predicate for execution this inst true or false (not execed)?
Definition
insttracer.hh:151
gem5::trace::TarmacBaseRecord::ISetState
ISetState
ARM instruction set state.
Definition
tarmac_base.hh:78
gem5::trace::TarmacBaseRecord::ISET_A64
@ ISET_A64
Definition
tarmac_base.hh:78
gem5::trace::TarmacBaseRecord::ISET_THUMB
@ ISET_THUMB
Definition
tarmac_base.hh:78
gem5::trace::TarmacBaseRecord::ISET_ARM
@ ISET_ARM
Definition
tarmac_base.hh:78
gem5::trace::TarmacBaseRecord::ISET_UNSUPPORTED
@ ISET_UNSUPPORTED
Definition
tarmac_base.hh:79
gem5::trace::TarmacBaseRecord::pcToISetState
static ISetState pcToISetState(const PCStateBase &pc)
Returns the Instruction Set State according to the current PCState.
Definition
tarmac_base.cc:97
gem5::trace::TarmacBaseRecord::dump
virtual void dump()=0
gem5::trace::TarmacBaseRecord::TarmacBaseRecord
TarmacBaseRecord(Tick _when, ThreadContext *_thread, const StaticInstPtr _staticInst, const PCStateBase &_pc, const StaticInstPtr _macroStaticInst=nullptr)
Definition
tarmac_base.cc:55
gem5::trace::TarmacBaseRecord::RegType
RegType
ARM register type.
Definition
tarmac_base.hh:82
gem5::trace::TarmacBaseRecord::REG_Z
@ REG_Z
Definition
tarmac_base.hh:82
gem5::trace::TarmacBaseRecord::REG_Q
@ REG_Q
Definition
tarmac_base.hh:82
gem5::trace::TarmacBaseRecord::REG_P
@ REG_P
Definition
tarmac_base.hh:82
gem5::trace::TarmacBaseRecord::REG_S
@ REG_S
Definition
tarmac_base.hh:82
gem5::trace::TarmacBaseRecord::REG_D
@ REG_D
Definition
tarmac_base.hh:82
gem5::trace::TarmacBaseRecord::REG_MISC
@ REG_MISC
Definition
tarmac_base.hh:82
gem5::trace::TarmacBaseRecord::REG_X
@ REG_X
Definition
tarmac_base.hh:82
gem5::trace::TarmacBaseRecord::REG_R
@ REG_R
Definition
tarmac_base.hh:82
gem5::trace::TarmacBaseRecord::TarmacRecordType
TarmacRecordType
TARMAC trace record type.
Definition
tarmac_base.hh:70
gem5::trace::TarmacBaseRecord::TARMAC_UNSUPPORTED
@ TARMAC_UNSUPPORTED
Definition
tarmac_base.hh:74
gem5::trace::TarmacBaseRecord::TARMAC_REG
@ TARMAC_REG
Definition
tarmac_base.hh:72
gem5::trace::TarmacBaseRecord::TARMAC_INST
@ TARMAC_INST
Definition
tarmac_base.hh:71
gem5::trace::TarmacBaseRecord::TARMAC_MEM
@ TARMAC_MEM
Definition
tarmac_base.hh:73
std::vector
STL vector class.
Definition
stl.hh:37
static_inst.hh
insttracer.hh
gem5::ArmISA::OperatingMode
OperatingMode
Definition
types.hh:317
gem5::ArmISA::MachInst
uint32_t MachInst
Definition
types.hh:55
gem5::trace
Definition
nativetrace.cc:58
gem5
Copyright (c) 2024 Arm Limited All rights reserved.
Definition
binary32.hh:36
gem5::RegIndex
uint16_t RegIndex
Definition
types.hh:176
gem5::Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition
types.hh:147
gem5::Tick
uint64_t Tick
Tick count type.
Definition
types.hh:58
gem5::StaticInstPtr
RefCountingPtr< StaticInst > StaticInstPtr
Definition
static_inst_fwd.hh:38
gem5::trace::TarmacBaseRecord::InstEntry::mode
ArmISA::OperatingMode mode
Definition
tarmac_base.hh:97
gem5::trace::TarmacBaseRecord::InstEntry::isetstate
ISetState isetstate
Definition
tarmac_base.hh:96
gem5::trace::TarmacBaseRecord::InstEntry::InstEntry
InstEntry()=default
gem5::trace::TarmacBaseRecord::InstEntry::addr
Addr addr
Definition
tarmac_base.hh:94
gem5::trace::TarmacBaseRecord::InstEntry::opcode
ArmISA::MachInst opcode
Definition
tarmac_base.hh:95
gem5::trace::TarmacBaseRecord::InstEntry::taken
bool taken
Definition
tarmac_base.hh:93
gem5::trace::TarmacBaseRecord::MemEntry::data
uint64_t data
Definition
tarmac_base.hh:128
gem5::trace::TarmacBaseRecord::MemEntry::MemEntry
MemEntry()=default
gem5::trace::TarmacBaseRecord::MemEntry::size
uint8_t size
Definition
tarmac_base.hh:126
gem5::trace::TarmacBaseRecord::MemEntry::addr
Addr addr
Definition
tarmac_base.hh:127
gem5::trace::TarmacBaseRecord::RegEntry::RegElement
RegElement
Definition
tarmac_base.hh:104
gem5::trace::TarmacBaseRecord::RegEntry::Lo
@ Lo
Definition
tarmac_base.hh:105
gem5::trace::TarmacBaseRecord::RegEntry::Hi
@ Hi
Definition
tarmac_base.hh:106
gem5::trace::TarmacBaseRecord::RegEntry::Max
@ Max
Definition
tarmac_base.hh:108
gem5::trace::TarmacBaseRecord::RegEntry::RegEntry
RegEntry()=default
gem5::trace::TarmacBaseRecord::RegEntry::isetstate
ISetState isetstate
Definition
tarmac_base.hh:116
gem5::trace::TarmacBaseRecord::RegEntry::type
RegType type
Definition
tarmac_base.hh:114
gem5::trace::TarmacBaseRecord::RegEntry::values
std::vector< uint64_t > values
Definition
tarmac_base.hh:117
gem5::trace::TarmacBaseRecord::RegEntry::index
RegIndex index
Definition
tarmac_base.hh:115
Generated on Mon May 26 2025 09:18:58 for gem5 by
doxygen
1.13.2