|
| MiscRegIndex | gem5::ArmISA::decodeCP14Reg (unsigned crn, unsigned opc1, unsigned crm, unsigned opc2) |
| |
| MiscRegIndex | gem5::ArmISA::decodeCP15Reg (unsigned crn, unsigned opc1, unsigned crm, unsigned opc2) |
| |
| MiscRegIndex | gem5::ArmISA::decodeCP15Reg64 (unsigned crm, unsigned opc1) |
| |
| std::tuple< bool, bool > | gem5::ArmISA::canReadCoprocReg (MiscRegIndex reg, SCR scr, CPSR cpsr, ThreadContext *tc) |
| | Check for permission to read coprocessor registers. More...
|
| |
| std::tuple< bool, bool > | gem5::ArmISA::canWriteCoprocReg (MiscRegIndex reg, SCR scr, CPSR cpsr, ThreadContext *tc) |
| | Check for permission to write coprocessor registers. More...
|
| |
| bool | gem5::ArmISA::AArch32isUndefinedGenericTimer (MiscRegIndex reg, ThreadContext *tc) |
| |
| int | gem5::ArmISA::snsBankedIndex (MiscRegIndex reg, ThreadContext *tc) |
| |
| int | gem5::ArmISA::snsBankedIndex (MiscRegIndex reg, ThreadContext *tc, bool ns) |
| |
| int | gem5::ArmISA::snsBankedIndex64 (MiscRegIndex reg, ThreadContext *tc) |
| |
| void | gem5::ArmISA::preUnflattenMiscReg () |
| |
| int | gem5::ArmISA::unflattenMiscReg (int reg) |
| |
| bool | gem5::ArmISA::canReadAArch64SysReg (MiscRegIndex reg, HCR hcr, SCR scr, CPSR cpsr, ThreadContext *tc) |
| |
| bool | gem5::ArmISA::canWriteAArch64SysReg (MiscRegIndex reg, HCR hcr, SCR scr, CPSR cpsr, ThreadContext *tc) |
| |
| MiscRegIndex | gem5::ArmISA::decodeAArch64SysReg (unsigned op0, unsigned op1, unsigned crn, unsigned crm, unsigned op2) |
| |