| _decoderFlavor | gem5::ArmISA::ISA | protected |
| _drainManager | gem5::Drainable | private |
| _drainState | gem5::Drainable | mutableprivate |
| _name | gem5::Named | private |
| _objNameResolver | gem5::SimObject | privatestatic |
| _params | gem5::SimObject | protected |
| _regClasses | gem5::BaseISA | protected |
| addressTranslation(MMU::ArmTranslationType tran_type, BaseMMU::Mode mode, Request::Flags flags, RegVal val) | gem5::ArmISA::ISA | protected |
| addressTranslation64(MMU::ArmTranslationType tran_type, BaseMMU::Mode mode, Request::Flags flags, RegVal val) | gem5::ArmISA::ISA | protected |
| addStat(statistics::Info *info) | gem5::statistics::Group | |
| addStatGroup(const char *name, Group *block) | gem5::statistics::Group | |
| afterStartup | gem5::ArmISA::ISA | protected |
| clear() | gem5::ArmISA::ISA | |
| clear32(const ArmISAParams &p, const SCTLR &sctlr_rst) | gem5::ArmISA::ISA | protected |
| clear64(const ArmISAParams &p) | gem5::ArmISA::ISA | protected |
| copyRegsFrom(ThreadContext *src) override | gem5::ArmISA::ISA | virtual |
| currEL() const | gem5::ArmISA::ISA | |
| currentSection() | gem5::Serializable | static |
| decoderFlavor() const | gem5::ArmISA::ISA | inline |
| deschedule(Event &event) | gem5::EventManager | inline |
| deschedule(Event *event) | gem5::EventManager | inline |
| dmDrain() | gem5::Drainable | private |
| dmDrainResume() | gem5::Drainable | private |
| drain() override | gem5::SimObject | inlinevirtual |
| Drainable() | gem5::Drainable | protected |
| drainResume() | gem5::Drainable | inlineprotectedvirtual |
| drainState() const | gem5::Drainable | inline |
| dummyDevice | gem5::ArmISA::ISA | protected |
| EventManager(EventManager &em) | gem5::EventManager | inline |
| EventManager(EventManager *em) | gem5::EventManager | inline |
| EventManager(EventQueue *eq) | gem5::EventManager | inline |
| eventq | gem5::EventManager | protected |
| eventQueue() const | gem5::EventManager | inline |
| find(const char *name) | gem5::SimObject | static |
| flattenCCIndex(int reg) const | gem5::ArmISA::ISA | inline |
| flattenFloatIndex(int reg) const | gem5::ArmISA::ISA | inline |
| flattenIntIndex(int reg) const | gem5::ArmISA::ISA | inline |
| flattenMiscIndex(int reg) const | gem5::ArmISA::ISA | inline |
| flattenRegId(const RegId ®Id) const | gem5::ArmISA::ISA | inline |
| flattenVecElemIndex(int reg) const | gem5::ArmISA::ISA | inline |
| flattenVecIndex(int reg) const | gem5::ArmISA::ISA | inline |
| flattenVecPredIndex(int reg) const | gem5::ArmISA::ISA | inline |
| generateCheckpointOut(const std::string &cpt_dir, std::ofstream &outstream) | gem5::Serializable | static |
| getCurSveVecLenInBits() const | gem5::ArmISA::ISA | |
| getCurSveVecLenInBitsAtReset() const | gem5::ArmISA::ISA | inline |
| getExecutingAsid() const override | gem5::ArmISA::ISA | inlinevirtual |
| getGenericTimer() | gem5::ArmISA::ISA | protected |
| getGICv3CPUInterface() | gem5::ArmISA::ISA | protected |
| getMiscIndices(int misc_reg) const | gem5::ArmISA::ISA | inline |
| getPort(const std::string &if_name, PortID idx=InvalidPortID) | gem5::SimObject | virtual |
| getProbeManager() | gem5::SimObject | |
| getRelease() const | gem5::ArmISA::ISA | inline |
| getSelfDebug() const | gem5::ArmISA::ISA | inline |
| getSelfDebug(ThreadContext *tc) | gem5::ArmISA::ISA | inlinestatic |
| getSimObjectResolver() | gem5::SimObject | static |
| getStatGroups() const | gem5::statistics::Group | |
| getStats() const | gem5::statistics::Group | |
| gicv3CpuInterface | gem5::ArmISA::ISA | protected |
| globalClearExclusive() override | gem5::ArmISA::ISA | virtual |
| globalClearExclusive(ExecContext *xc) override | gem5::ArmISA::ISA | virtual |
| Group()=delete | gem5::statistics::Group | |
| Group(const Group &)=delete | gem5::statistics::Group | |
| Group(Group *parent, const char *name=nullptr) | gem5::statistics::Group | |
| handleLockedRead(const RequestPtr &req) override | gem5::ArmISA::ISA | virtual |
| handleLockedRead(ExecContext *xc, const RequestPtr &req) override | gem5::ArmISA::ISA | virtual |
| handleLockedSnoop(PacketPtr pkt, Addr cacheBlockMask) override | gem5::ArmISA::ISA | virtual |
| handleLockedSnoop(ExecContext *xc, PacketPtr pkt, Addr cacheBlockMask) override | gem5::ArmISA::ISA | virtual |
| handleLockedSnoopHit() override | gem5::ArmISA::ISA | virtual |
| handleLockedSnoopHit(ExecContext *xc) override | gem5::ArmISA::ISA | virtual |
| handleLockedWrite(const RequestPtr &req, Addr cacheBlockMask) override | gem5::ArmISA::ISA | virtual |
| handleLockedWrite(ExecContext *xc, const RequestPtr &req, Addr cacheBlockMask) override | gem5::ArmISA::ISA | virtual |
| haveGICv3CpuIfc() const | gem5::ArmISA::ISA | inline |
| haveLargeAsid64 | gem5::ArmISA::ISA | protected |
| highestELIs64 | gem5::ArmISA::ISA | protected |
| impdefAsNop | gem5::ArmISA::ISA | protected |
| init() | gem5::SimObject | virtual |
| initializeMiscRegMetadata() | gem5::ArmISA::ISA | protected |
| initID32(const ArmISAParams &p) | gem5::ArmISA::ISA | protected |
| initID64(const ArmISAParams &p) | gem5::ArmISA::ISA | protected |
| InitReg(uint32_t reg) | gem5::ArmISA::ISA | inlineprotected |
| initState() | gem5::SimObject | virtual |
| inSecureState() const | gem5::ArmISA::ISA | |
| intRegMap | gem5::ArmISA::ISA | protected |
| inUserMode() const override | gem5::ArmISA::ISA | inlinevirtual |
| ISA(const Params &p) | gem5::ArmISA::ISA | |
| loadState(CheckpointIn &cp) | gem5::SimObject | virtual |
| lookUpMiscReg | gem5::ArmISA::ISA | protectedstatic |
| memInvalidate() | gem5::SimObject | inlinevirtual |
| memWriteback() | gem5::SimObject | inlinevirtual |
| mergedParent | gem5::statistics::Group | private |
| mergedStatGroups | gem5::statistics::Group | private |
| mergeStatGroup(Group *block) | gem5::statistics::Group | |
| miscRegs | gem5::ArmISA::ISA | protected |
| name() const | gem5::Named | inlinevirtual |
| Named(const std::string &name_) | gem5::Named | inline |
| newPCState(Addr new_inst_addr=0) const override | gem5::ArmISA::ISA | inlinevirtual |
| notifyFork() | gem5::Drainable | inlinevirtual |
| operator=(const Group &)=delete | gem5::statistics::Group | |
| Params typedef | gem5::SimObject | |
| params() const | gem5::SimObject | inline |
| PARAMS(ArmISA) | gem5::ArmISA::ISA | |
| path | gem5::Serializable | privatestatic |
| physAddrRange | gem5::ArmISA::ISA | protected |
| pmu | gem5::ArmISA::ISA | protected |
| preDumpStats() | gem5::statistics::Group | virtual |
| probeManager | gem5::SimObject | private |
| readMiscReg(int misc_reg) | gem5::ArmISA::ISA | |
| readMiscRegNoEffect(int misc_reg) const | gem5::ArmISA::ISA | |
| redirectRegVHE(int misc_reg) | gem5::ArmISA::ISA | |
| regClasses() const | gem5::BaseISA | inline |
| RegClasses typedef | gem5::BaseISA | |
| regProbeListeners() | gem5::SimObject | virtual |
| regProbePoints() | gem5::SimObject | virtual |
| regStats() | gem5::statistics::Group | virtual |
| release | gem5::ArmISA::ISA | protected |
| reschedule(Event &event, Tick when, bool always=false) | gem5::EventManager | inline |
| reschedule(Event *event, Tick when, bool always=false) | gem5::EventManager | inline |
| resetStats() | gem5::statistics::Group | virtual |
| resolveStat(std::string name) const | gem5::statistics::Group | |
| schedule(Event &event, Tick when) | gem5::EventManager | inline |
| schedule(Event *event, Tick when) | gem5::EventManager | inline |
| selfDebug | gem5::ArmISA::ISA | protected |
| Serializable() | gem5::Serializable | |
| serialize(CheckpointOut &cp) const override | gem5::ArmISA::ISA | virtual |
| serializeAll(const std::string &cpt_dir) | gem5::SimObject | static |
| serializeSection(CheckpointOut &cp, const char *name) const | gem5::Serializable | |
| serializeSection(CheckpointOut &cp, const std::string &name) const | gem5::Serializable | inline |
| setCurTick(Tick newVal) | gem5::EventManager | inline |
| setMiscReg(int misc_reg, RegVal val) | gem5::ArmISA::ISA | |
| setMiscRegNoEffect(int misc_reg, RegVal val) | gem5::ArmISA::ISA | |
| setSimObjectResolver(SimObjectResolver *resolver) | gem5::SimObject | static |
| setThreadContext(ThreadContext *_tc) | gem5::BaseISA | inlinevirtual |
| setupThreadContext() | gem5::ArmISA::ISA | |
| signalDrainDone() const | gem5::Drainable | inlineprotected |
| SimObject(const Params &p) | gem5::BaseISA | protected |
| gem5::SimObject::SimObject(const Params &p) | gem5::SimObject | |
| simObjectList | gem5::SimObject | privatestatic |
| SimObjectList typedef | gem5::SimObject | private |
| snsBankedIndex64(MiscRegIndex reg, bool ns) const | gem5::ArmISA::ISA | inline |
| startup() override | gem5::ArmISA::ISA | virtual |
| statGroups | gem5::statistics::Group | private |
| stats | gem5::statistics::Group | private |
| sveVL | gem5::ArmISA::ISA | protected |
| system | gem5::ArmISA::ISA | protected |
| takeOverFrom(ThreadContext *new_tc, ThreadContext *old_tc) override | gem5::ArmISA::ISA | virtual |
| tc | gem5::BaseISA | protected |
| timer | gem5::ArmISA::ISA | protected |
| unserialize(CheckpointIn &cp) override | gem5::ArmISA::ISA | virtual |
| unserializeSection(CheckpointIn &cp, const char *name) | gem5::Serializable | |
| unserializeSection(CheckpointIn &cp, const std::string &name) | gem5::Serializable | inline |
| updateRegMap(CPSR cpsr) | gem5::ArmISA::ISA | inlineprotected |
| wakeupEventQueue(Tick when=(Tick) -1) | gem5::EventManager | inline |
| zeroSveVecRegUpperPart(Elem *v, unsigned eCount) | gem5::ArmISA::ISA | inlinestatic |
| ~Drainable() | gem5::Drainable | protectedvirtual |
| ~Group() | gem5::statistics::Group | virtual |
| ~Named()=default | gem5::Named | virtual |
| ~Serializable() | gem5::Serializable | virtual |
| ~SimObject() | gem5::SimObject | virtual |