| _busAddr | gem5::PciDevice | protected |
| _drainManager | gem5::Drainable | private |
| _drainState | gem5::Drainable | mutableprivate |
| _name | gem5::Named | private |
| _objNameResolver | gem5::SimObject | privatestatic |
| _params | gem5::SimObject | protected |
| addStat(statistics::Info *info) | gem5::statistics::Group | |
| addStatGroup(const char *name, Group *block) | gem5::statistics::Group | |
| BARs | gem5::PciDevice | protected |
| Base(const Params &p) | gem5::sinic::Base | |
| busAddr() const | gem5::PciDevice | inline |
| cacheBlockSize() const | gem5::DmaDevice | inline |
| changeConfig(uint32_t newconfig) | gem5::sinic::Device | protected |
| clockDomain | gem5::Clocked | private |
| Clocked(ClockDomain &clk_domain) | gem5::Clocked | inlineprotected |
| Clocked(Clocked &)=delete | gem5::Clocked | protected |
| clockEdge(Cycles cycles=Cycles(0)) const | gem5::Clocked | inline |
| ClockedObject(const ClockedObjectParams &p) | gem5::ClockedObject | |
| clockPeriod() const | gem5::Clocked | inline |
| clockPeriodUpdated() | gem5::Clocked | inlineprotectedvirtual |
| Command | gem5::sinic::Device | |
| command(uint32_t command) | gem5::sinic::Device | protected |
| config | gem5::PciDevice | protected |
| Config | gem5::sinic::Device | |
| configDelay | gem5::PciDevice | protected |
| cpuInterrupt() | gem5::sinic::Base | protected |
| cpuIntrAck() | gem5::sinic::Base | inlineprotected |
| cpuIntrClear() | gem5::sinic::Base | protected |
| cpuIntrEnable | gem5::sinic::Base | protected |
| cpuIntrPending() const | gem5::sinic::Base | protected |
| cpuIntrPost(Tick when) | gem5::sinic::Base | protected |
| cpuPendingIntr | gem5::sinic::Base | protected |
| curCycle() const | gem5::Clocked | inline |
| currentSection() | gem5::Serializable | static |
| cycle | gem5::Clocked | mutableprivate |
| cyclesToTicks(Cycles c) const | gem5::Clocked | inline |
| deschedule(Event &event) | gem5::EventManager | inline |
| deschedule(Event *event) | gem5::EventManager | inline |
| Device(const Params &p) | gem5::sinic::Device | |
| devIntrChangeMask(uint32_t newmask) | gem5::sinic::Device | protected |
| devIntrClear(uint32_t interrupts=registers::Intr_All) | gem5::sinic::Device | protected |
| devIntrPost(uint32_t interrupts) | gem5::sinic::Device | protected |
| DmaDevice(const Params &p) | gem5::DmaDevice | |
| dmaPending() const | gem5::DmaDevice | inline |
| dmaPort | gem5::DmaDevice | protected |
| dmaRead(Addr addr, int size, Event *event, uint8_t *data, uint32_t sid, uint32_t ssid, Tick delay=0) | gem5::DmaDevice | inline |
| dmaRead(Addr addr, int size, Event *event, uint8_t *data, Tick delay=0) | gem5::DmaDevice | inline |
| dmaReadDelay | gem5::sinic::Device | protected |
| dmaReadFactor | gem5::sinic::Device | protected |
| dmaWrite(Addr addr, int size, Event *event, uint8_t *data, uint32_t sid, uint32_t ssid, Tick delay=0) | gem5::DmaDevice | inline |
| dmaWrite(Addr addr, int size, Event *event, uint8_t *data, Tick delay=0) | gem5::DmaDevice | inline |
| dmaWriteDelay | gem5::sinic::Device | protected |
| dmaWriteFactor | gem5::sinic::Device | protected |
| dmDrain() | gem5::Drainable | private |
| dmDrainResume() | gem5::Drainable | private |
| drain() override | gem5::SimObject | inlinevirtual |
| Drainable() | gem5::Drainable | protected |
| drainResume() override | gem5::sinic::Device | virtual |
| drainState() const | gem5::Drainable | inline |
| EtherDevBase(const Params ¶ms) | gem5::EtherDevBase | inline |
| EtherDevice(const Params ¶ms) | gem5::EtherDevice | inline |
| etherDeviceStats | gem5::EtherDevice | protected |
| EventManager(EventManager &em) | gem5::EventManager | inline |
| EventManager(EventManager *em) | gem5::EventManager | inline |
| EventManager(EventQueue *eq) | gem5::EventManager | inline |
| eventq | gem5::EventManager | protected |
| eventQueue() const | gem5::EventManager | inline |
| find(const char *name) | gem5::SimObject | static |
| frequency() const | gem5::Clocked | inline |
| generateCheckpointOut(const std::string &cpt_dir, std::ofstream &outstream) | gem5::Serializable | static |
| getAddrRanges() const override | gem5::PciDevice | virtual |
| getBAR(Addr addr, int &num, Addr &offs) | gem5::PciDevice | inlineprotected |
| getPort(const std::string &if_name, PortID idx=InvalidPortID) override | gem5::sinic::Device | virtual |
| getProbeManager() | gem5::SimObject | |
| getSimObjectResolver() | gem5::SimObject | static |
| getStatGroups() const | gem5::statistics::Group | |
| getStats() const | gem5::statistics::Group | |
| Group()=delete | gem5::statistics::Group | |
| Group(const Group &)=delete | gem5::statistics::Group | |
| Group(Group *parent, const char *name=nullptr) | gem5::statistics::Group | |
| hostInterface | gem5::PciDevice | protected |
| HwAddr | gem5::sinic::Device | |
| init() override | gem5::DmaDevice | virtual |
| initState() | gem5::SimObject | virtual |
| interface | gem5::sinic::Base | protected |
| interruptLine() const | gem5::PciDevice | inline |
| intrClear() | gem5::PciDevice | inline |
| intrDelay | gem5::sinic::Base | protected |
| intrEvent | gem5::sinic::Base | protected |
| IntrMask | gem5::sinic::Device | |
| intrPost() | gem5::PciDevice | inline |
| IntrStatus | gem5::sinic::Device | |
| intrTick | gem5::sinic::Base | protected |
| loadState(CheckpointIn &cp) | gem5::SimObject | virtual |
| memInvalidate() | gem5::SimObject | inlinevirtual |
| memWriteback() | gem5::SimObject | inlinevirtual |
| mergedParent | gem5::statistics::Group | private |
| mergedStatGroups | gem5::statistics::Group | private |
| mergeStatGroup(Group *block) | gem5::statistics::Group | |
| msicap | gem5::PciDevice | protected |
| MSICAP_BASE | gem5::PciDevice | protected |
| msix_pba | gem5::PciDevice | protected |
| MSIX_PBA_END | gem5::PciDevice | protected |
| MSIX_PBA_OFFSET | gem5::PciDevice | protected |
| msix_table | gem5::PciDevice | protected |
| MSIX_TABLE_END | gem5::PciDevice | protected |
| MSIX_TABLE_OFFSET | gem5::PciDevice | protected |
| msixcap | gem5::PciDevice | protected |
| MSIXCAP_BASE | gem5::PciDevice | protected |
| MSIXCAP_ID_OFFSET | gem5::PciDevice | protected |
| MSIXCAP_MPBA_OFFSET | gem5::PciDevice | protected |
| MSIXCAP_MTAB_OFFSET | gem5::PciDevice | protected |
| MSIXCAP_MXC_OFFSET | gem5::PciDevice | protected |
| name() const | gem5::Named | inlinevirtual |
| Named(const std::string &name_) | gem5::Named | inline |
| nextCycle() const | gem5::Clocked | inline |
| notifyFork() | gem5::Drainable | inlinevirtual |
| gem5::operator=(const Group &)=delete | gem5::statistics::Group | |
| gem5::Clocked::operator=(Clocked &)=delete | gem5::Clocked | protected |
| PARAMS(Sinic) | gem5::sinic::Base | |
| params() const | gem5::SimObject | inline |
| Params typedef | gem5::EtherDevBase | |
| path | gem5::Serializable | privatestatic |
| PciDevice(const PciDeviceParams ¶ms) | gem5::PciDevice | |
| pciToDma(Addr pci_addr) const | gem5::PciDevice | inline |
| pioDelay | gem5::PciDevice | protected |
| PioDevice(const Params &p) | gem5::PioDevice | |
| pioPort | gem5::PioDevice | protected |
| pmcap | gem5::PciDevice | protected |
| PMCAP_BASE | gem5::PciDevice | protected |
| PMCAP_ID_OFFSET | gem5::PciDevice | protected |
| PMCAP_PC_OFFSET | gem5::PciDevice | protected |
| PMCAP_PMCS_OFFSET | gem5::PciDevice | protected |
| powerState | gem5::ClockedObject | |
| preDumpStats() | gem5::statistics::Group | virtual |
| prepareIO(ContextID cpu, int index) | gem5::sinic::Device | |
| prepareRead(ContextID cpu, int index) | gem5::sinic::Device | |
| prepareWrite(ContextID cpu, int index) | gem5::sinic::Device | |
| probeManager | gem5::SimObject | private |
| pxcap | gem5::PciDevice | protected |
| PXCAP_BASE | gem5::PciDevice | protected |
| read(PacketPtr pkt) override | gem5::sinic::Device | virtual |
| readConfig(PacketPtr pkt) | gem5::PciDevice | virtual |
| recvPacket(EthPacketPtr packet) | gem5::sinic::Device | |
| regData32(Addr daddr) | gem5::sinic::Device | inlineprotected |
| regData64(Addr daddr) | gem5::sinic::Device | inlineprotected |
| regData8(Addr daddr) | gem5::sinic::Device | inlineprotected |
| regProbeListeners() | gem5::SimObject | virtual |
| regProbePoints() | gem5::SimObject | virtual |
| regs | gem5::sinic::Device | protected |
| regStats() | gem5::statistics::Group | virtual |
| reschedule(Event &event, Tick when, bool always=false) | gem5::EventManager | inline |
| reschedule(Event *event, Tick when, bool always=false) | gem5::EventManager | inline |
| reset() | gem5::sinic::Device | protected |
| resetClock() const | gem5::Clocked | inlineprotected |
| resetStats() override | gem5::sinic::Device | virtual |
| resolveStat(std::string name) const | gem5::statistics::Group | |
| rxActive | gem5::sinic::Device | protected |
| rxBeginCopy enum value | gem5::sinic::Device | protected |
| rxBusy | gem5::sinic::Device | protected |
| rxBusyCount | gem5::sinic::Device | protected |
| rxCopy enum value | gem5::sinic::Device | protected |
| rxCopyDone enum value | gem5::sinic::Device | protected |
| RxData | gem5::sinic::Device | |
| rxDirtyCount | gem5::sinic::Device | protected |
| rxDmaAddr | gem5::sinic::Device | protected |
| rxDmaData | gem5::sinic::Device | protected |
| rxDmaDone() | gem5::sinic::Device | protected |
| rxDmaEvent | gem5::sinic::Device | protected |
| rxDmaLen | gem5::sinic::Device | protected |
| RxDone | gem5::sinic::Device | |
| rxDump() const | gem5::sinic::Device | protected |
| rxEmpty | gem5::sinic::Device | protected |
| rxEnable | gem5::sinic::Base | protected |
| rxFifo | gem5::sinic::Device | protected |
| rxFifoBlock enum value | gem5::sinic::Device | protected |
| RxFifoHigh | gem5::sinic::Device | |
| RxFifoLow | gem5::sinic::Device | |
| rxFifoPtr | gem5::sinic::Device | protected |
| RxFifoSize | gem5::sinic::Device | |
| rxFilter(const EthPacketPtr &packet) | gem5::sinic::Device | protected |
| rxIdle enum value | gem5::sinic::Device | protected |
| rxKick() | gem5::sinic::Device | protected |
| rxKickTick | gem5::sinic::Device | protected |
| rxList | gem5::sinic::Device | protected |
| rxLow | gem5::sinic::Device | protected |
| rxMappedCount | gem5::sinic::Device | protected |
| RxMaxCopy | gem5::sinic::Device | |
| RxMaxIntr | gem5::sinic::Device | |
| RxState enum name | gem5::sinic::Device | protected |
| rxState | gem5::sinic::Device | protected |
| RxStatus | gem5::sinic::Device | |
| rxUnique | gem5::sinic::Device | protected |
| RxWait | gem5::sinic::Device | |
| schedule(Event &event, Tick when) | gem5::EventManager | inline |
| schedule(Event *event, Tick when) | gem5::EventManager | inline |
| Serializable() | gem5::Serializable | |
| serialize(CheckpointOut &cp) const override | gem5::sinic::Device | virtual |
| serializeAll(const std::string &cpt_dir) | gem5::SimObject | static |
| serializeSection(CheckpointOut &cp, const char *name) const | gem5::Serializable | |
| serializeSection(CheckpointOut &cp, const std::string &name) const | gem5::Serializable | inline |
| setCurTick(Tick newVal) | gem5::EventManager | inline |
| setSimObjectResolver(SimObjectResolver *resolver) | gem5::SimObject | static |
| signalDrainDone() const | gem5::Drainable | inlineprotected |
| SimObject(const Params &p) | gem5::SimObject | |
| SimObjectList typedef | gem5::SimObject | private |
| simObjectList | gem5::SimObject | privatestatic |
| sinicDeviceStats | gem5::sinic::Device | private |
| startup() | gem5::SimObject | virtual |
| statGroups | gem5::statistics::Group | private |
| stats | gem5::statistics::Group | private |
| sys | gem5::PioDevice | protected |
| tick | gem5::Clocked | mutableprivate |
| ticksToCycles(Tick t) const | gem5::Clocked | inline |
| transferDone() | gem5::sinic::Device | |
| transmit() | gem5::sinic::Device | protected |
| txBeginCopy enum value | gem5::sinic::Device | protected |
| txCopy enum value | gem5::sinic::Device | protected |
| txCopyDone enum value | gem5::sinic::Device | protected |
| TxData | gem5::sinic::Device | |
| txDmaAddr | gem5::sinic::Device | protected |
| txDmaData | gem5::sinic::Device | protected |
| txDmaDone() | gem5::sinic::Device | protected |
| txDmaEvent | gem5::sinic::Device | protected |
| txDmaLen | gem5::sinic::Device | protected |
| TxDone | gem5::sinic::Device | |
| txDump() const | gem5::sinic::Device | protected |
| txEnable | gem5::sinic::Base | protected |
| txEvent | gem5::sinic::Device | protected |
| txEventTransmit() | gem5::sinic::Device | inlineprotected |
| txFifo | gem5::sinic::Device | protected |
| txFifoBlock enum value | gem5::sinic::Device | protected |
| TxFifoHigh | gem5::sinic::Device | |
| TxFifoLow | gem5::sinic::Device | |
| TxFifoSize | gem5::sinic::Device | |
| txFull | gem5::sinic::Device | protected |
| txIdle enum value | gem5::sinic::Device | protected |
| txKick() | gem5::sinic::Device | protected |
| txKickTick | gem5::sinic::Device | protected |
| txList | gem5::sinic::Device | protected |
| TxMaxCopy | gem5::sinic::Device | |
| txPacket | gem5::sinic::Device | protected |
| txPacketBytes | gem5::sinic::Device | protected |
| txPacketOffset | gem5::sinic::Device | protected |
| TxState enum name | gem5::sinic::Device | protected |
| txState | gem5::sinic::Device | protected |
| txUnique | gem5::sinic::Device | protected |
| TxWait | gem5::sinic::Device | |
| unserialize(CheckpointIn &cp) override | gem5::sinic::Device | virtual |
| unserializeSection(CheckpointIn &cp, const char *name) | gem5::Serializable | |
| unserializeSection(CheckpointIn &cp, const std::string &name) | gem5::Serializable | inline |
| update() const | gem5::Clocked | inlineprivate |
| updateClockPeriod() | gem5::Clocked | inline |
| VirtualCount | gem5::sinic::Device | |
| VirtualList typedef | gem5::sinic::Device | protected |
| VirtualRegs typedef | gem5::sinic::Device | protected |
| virtualRegs | gem5::sinic::Device | protected |
| voltage() const | gem5::Clocked | inline |
| wakeupEventQueue(Tick when=(Tick) -1) | gem5::EventManager | inline |
| write(PacketPtr pkt) override | gem5::sinic::Device | virtual |
| writeConfig(PacketPtr pkt) | gem5::PciDevice | virtual |
| ZeroCopyMark | gem5::sinic::Device | |
| ZeroCopySize | gem5::sinic::Device | |
| ~Clocked() | gem5::Clocked | inlineprotectedvirtual |
| ~Device() | gem5::sinic::Device | |
| ~DmaDevice()=default | gem5::DmaDevice | virtual |
| ~Drainable() | gem5::Drainable | protectedvirtual |
| ~Group() | gem5::statistics::Group | virtual |
| ~Named()=default | gem5::Named | virtual |
| ~PioDevice() | gem5::PioDevice | virtual |
| ~Serializable() | gem5::Serializable | virtual |
| ~SimObject() | gem5::SimObject | virtual |