|
gem5 v23.0.0.1
|
#include "arch/arm/isa.hh"#include "arch/arm/decoder.hh"#include "arch/arm/faults.hh"#include "arch/arm/htm.hh"#include "arch/arm/interrupts.hh"#include "arch/arm/mmu.hh"#include "arch/arm/pmu.hh"#include "arch/arm/regs/misc.hh"#include "arch/arm/self_debug.hh"#include "arch/arm/system.hh"#include "arch/arm/utility.hh"#include "arch/generic/decoder.hh"#include "base/cprintf.hh"#include "base/random.hh"#include "cpu/base.hh"#include "cpu/checker/cpu.hh"#include "cpu/reg_class.hh"#include "debug/Arm.hh"#include "debug/LLSC.hh"#include "debug/MatRegs.hh"#include "debug/VecPredRegs.hh"#include "debug/VecRegs.hh"#include "dev/arm/generic_timer.hh"#include "dev/arm/gic_v3.hh"#include "dev/arm/gic_v3_cpu_interface.hh"#include "params/ArmISA.hh"#include "sim/faults.hh"#include "sim/stat_control.hh"#include "sim/system.hh"Go to the source code of this file.
Namespaces | |
| namespace | gem5 |
| Reference material can be found at the JEDEC website: UFS standard http://www.jedec.org/standards-documents/results/jesd220 UFS HCI specification http://www.jedec.org/standards-documents/results/jesd223. | |
| namespace | gem5::ArmISA |
Functions | |
| template<class XC > | |
| static void | gem5::ArmISA::lockedSnoopHandler (ThreadContext *tc, XC *xc, PacketPtr pkt, Addr cacheBlockMask) |
| template<class XC > | |
| static bool | gem5::ArmISA::lockedWriteHandler (ThreadContext *tc, XC *xc, const RequestPtr &req, Addr cacheBlockMask) |