gem5  v20.1.0.0
Gcn3ISA::Inst_SOP2__S_ADD_I32 Member List

This is the complete list of members for Gcn3ISA::Inst_SOP2__S_ADD_I32, including all inherited members.

_flagsGPUStaticInstprotected
_instAddrGPUStaticInstprotected
_instNumGPUStaticInstprotected
_ipdInstNumGPUStaticInstprotected
_opcodeGPUStaticInstprotected
_srcLiteralGcn3ISA::GCN3GPUStaticInstprotected
coalescerTokenCount() const overrideGcn3ISA::GCN3GPUStaticInstinlinevirtual
completeAcc(GPUDynInstPtr gpuDynInst)GPUStaticInstinlinevirtual
disassemble()GPUStaticInst
disassemblyGPUStaticInstprotected
dstVecDWORDsGPUStaticInstprotected
dstVecOperandsGPUStaticInstprotected
dynamic_id_countGPUStaticInststatic
execute(GPUDynInstPtr) overrideGcn3ISA::Inst_SOP2__S_ADD_I32virtual
executed_asGPUStaticInst
extDataGcn3ISA::Inst_SOP2protected
GCN3GPUStaticInst(const std::string &opcode)Gcn3ISA::GCN3GPUStaticInst
generateDisassembly() overrideGcn3ISA::Inst_SOP2virtual
getNumOperands() overrideGcn3ISA::Inst_SOP2__S_ADD_I32inlinevirtual
getOperandSize(int opIdx) overrideGcn3ISA::Inst_SOP2__S_ADD_I32inlinevirtual
getRegisterIndex(int opIdx, GPUDynInstPtr gpuDynInst) overrideGcn3ISA::Inst_SOP2virtual
getTargetPc()GPUStaticInstinlinevirtual
GPUStaticInst(const std::string &opcode)GPUStaticInst
hasSecondDword(InFmt_SOP2 *)Gcn3ISA::Inst_SOP2private
ignoreExec() constGPUStaticInstinline
initiateAcc(GPUDynInstPtr gpuDynInst)GPUStaticInstinlinevirtual
Inst_SOP2(InFmt_SOP2 *, const std::string &opcode)Gcn3ISA::Inst_SOP2
Inst_SOP2__S_ADD_I32(InFmt_SOP2 *)Gcn3ISA::Inst_SOP2__S_ADD_I32
instAddr(int inst_addr)GPUStaticInstinline
instAddr() constGPUStaticInstinline
instDataGcn3ISA::Inst_SOP2protected
instNum(int num)GPUStaticInstinline
instNum()GPUStaticInstinline
instSize() const overrideGcn3ISA::Inst_SOP2virtual
ipdInstNum(int num)GPUStaticInstinline
ipdInstNum() constGPUStaticInstinline
isALU() constGPUStaticInstinline
isArgLoad() constGPUStaticInstinline
isArgSeg() constGPUStaticInstinline
isAtomic() constGPUStaticInstinline
isAtomicAdd() constGPUStaticInstinline
isAtomicAnd() constGPUStaticInstinline
isAtomicCAS() constGPUStaticInstinline
isAtomicDec() constGPUStaticInstinline
isAtomicExch() constGPUStaticInstinline
isAtomicInc() constGPUStaticInstinline
isAtomicMax() constGPUStaticInstinline
isAtomicMin() constGPUStaticInstinline
isAtomicNoRet() constGPUStaticInstinline
isAtomicOr() constGPUStaticInstinline
isAtomicRet() constGPUStaticInstinline
isAtomicSub() constGPUStaticInstinline
isAtomicXor() constGPUStaticInstinline
isBarrier() constGPUStaticInstinline
isBranch() constGPUStaticInstinline
isCondBranch() constGPUStaticInstinline
isDPPInst() constGPUStaticInstinline
isDstOperand(int opIdx) overrideGcn3ISA::Inst_SOP2__S_ADD_I32inlinevirtual
isEndOfKernel() constGPUStaticInstinline
isExecMaskRegister(int opIdx) overrideGcn3ISA::GCN3GPUStaticInstinlinevirtual
isF16() constGPUStaticInstinline
isF32() constGPUStaticInstinline
isF64() constGPUStaticInstinline
isFlat() constGPUStaticInstinline
isFlatScratchRegister(int opIdx) overrideGcn3ISA::GCN3GPUStaticInstinlinevirtual
isFMA() constGPUStaticInstinline
isGloballyCoherent() constGPUStaticInstinline
isGlobalMem() constGPUStaticInstinline
isGlobalSeg() constGPUStaticInstinline
isGroupSeg() constGPUStaticInstinline
isKernArgSeg() constGPUStaticInstinline
isKernelLaunch() constGPUStaticInstinline
isLoad() constGPUStaticInstinline
isLocalMem() constGPUStaticInstinline
isMAC() constGPUStaticInstinline
isMAD() constGPUStaticInstinline
isMemRef() constGPUStaticInstinline
isMemSync() constGPUStaticInstinline
isNop() constGPUStaticInstinline
isPrivateSeg() constGPUStaticInstinline
isReadOnlySeg() constGPUStaticInstinline
isReturn() constGPUStaticInstinline
isScalar() constGPUStaticInstinline
isScalarRegister(int opIdx) overrideGcn3ISA::Inst_SOP2virtual
isSDWAInst() constGPUStaticInstinline
isSpecialOp() constGPUStaticInstinline
isSpillSeg() constGPUStaticInstinline
isSrcOperand(int opIdx) overrideGcn3ISA::Inst_SOP2__S_ADD_I32inlinevirtual
isStore() constGPUStaticInstinline
isSystemCoherent() constGPUStaticInstinline
isUnconditionalJump() constGPUStaticInstinline
isVectorRegister(int opIdx) overrideGcn3ISA::Inst_SOP2virtual
isWaitcnt() constGPUStaticInstinline
nextInstAddr() constGPUStaticInstinline
numDstRegOperands() overrideGcn3ISA::Inst_SOP2__S_ADD_I32inlinevirtual
numDstVecDWORDs()GPUStaticInst
numDstVecOperands()GPUStaticInst
numOpdDWORDs(int operandIdx)GPUStaticInst
numSrcRegOperands() overrideGcn3ISA::Inst_SOP2__S_ADD_I32inlinevirtual
numSrcVecDWORDs()GPUStaticInst
numSrcVecOperands()GPUStaticInst
opcode() constGPUStaticInstinline
panicUnimplemented() constGcn3ISA::GCN3GPUStaticInstprotected
readsEXEC() constGPUStaticInstinline
readsMode() constGPUStaticInstinline
readsSCC() constGPUStaticInstinline
readsVCC() constGPUStaticInstinline
setFlag(Flags flag)GPUStaticInstinline
srcLiteral() const overrideGcn3ISA::GCN3GPUStaticInstinlinevirtual
srcVecDWORDsGPUStaticInstprotected
srcVecOperandsGPUStaticInstprotected
varSizeGcn3ISA::Inst_SOP2protected
writesEXEC() constGPUStaticInstinline
writesMode() constGPUStaticInstinline
writesSCC() constGPUStaticInstinline
writesVCC() constGPUStaticInstinline
~GCN3GPUStaticInst()Gcn3ISA::GCN3GPUStaticInst
~GPUStaticInst()GPUStaticInstinlinevirtual
~Inst_SOP2__S_ADD_I32()Gcn3ISA::Inst_SOP2__S_ADD_I32

Generated on Wed Sep 30 2020 14:02:49 for gem5 by doxygen 1.8.17