gem5  v20.1.0.0
pagetable.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2002-2005 The Regents of The University of Michigan
3  * Copyright (c) 2007 MIPS Technologies, Inc.
4  * All rights reserved.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions are
8  * met: redistributions of source code must retain the above copyright
9  * notice, this list of conditions and the following disclaimer;
10  * redistributions in binary form must reproduce the above copyright
11  * notice, this list of conditions and the following disclaimer in the
12  * documentation and/or other materials provided with the distribution;
13  * neither the name of the copyright holders nor the names of its
14  * contributors may be used to endorse or promote products derived from
15  * this software without specific prior written permission.
16  *
17  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28  */
29 
30 #ifndef __ARCH_MIPS_PAGETABLE_H__
31 #define __ARCH_MIPS_PAGETABLE_H__
32 
33 #include "base/logging.hh"
34 #include "base/types.hh"
35 #include "sim/serialize.hh"
36 
37 namespace MipsISA {
38 
39 // ITB/DTB page table entry
40 struct PTE
41 {
44  uint8_t asid;
45 
46  bool G;
47 
48  /* Contents of Entry Lo0 */
49  Addr PFN0; // Physical Frame Number - Even
50  bool D0; // Even entry Dirty Bit
51  bool V0; // Even entry Valid Bit
52  uint8_t C0; // Cache Coherency Bits - Even
53 
54  /* Contents of Entry Lo1 */
55  Addr PFN1; // Physical Frame Number - Odd
56  bool D1; // Odd entry Dirty Bit
57  bool V1; // Odd entry Valid Bit
58  uint8_t C1; // Cache Coherency Bits (3 bits)
59 
60  /*
61  * The next few variables are put in as optimizations to reduce
62  * TLB lookup overheads. For a given Mask, what is the address shift
63  * amount, and what is the OffsetMask
64  */
67 
68  bool Valid() { return (V0 | V1); };
69  void serialize(CheckpointOut &cp) const;
71 };
72 
73 // WARN: This particular TLB entry is not necessarily conformed to MIPS ISA
74 struct TlbEntry
75 {
77  TlbEntry() {}
78  TlbEntry(Addr asn, Addr vaddr, Addr paddr,
79  bool uncacheable, bool read_only)
80  : _pageStart(paddr)
81  {
82  if (uncacheable || read_only)
83  warn("MIPS TlbEntry does not support uncacheable"
84  " or read-only mappings\n");
85  }
86 
88  {
89  return _pageStart;
90  }
91 
92  void
93  updateVaddr(Addr new_vaddr) {}
94 
95  void serialize(CheckpointOut &cp) const
96  {
98  }
99 
101  {
103  }
104 
105 };
106 
107 };
108 #endif // __ARCH_MIPS_PAGETABLE_H__
109 
MipsISA::PTE::Valid
bool Valid()
Definition: pagetable.hh:68
warn
#define warn(...)
Definition: logging.hh:239
MipsISA::PTE::PFN1
Addr PFN1
Definition: pagetable.hh:55
serialize.hh
UNSERIALIZE_SCALAR
#define UNSERIALIZE_SCALAR(scalar)
Definition: serialize.hh:797
MipsISA::PTE::C0
uint8_t C0
Definition: pagetable.hh:52
MipsISA::PTE::Mask
Addr Mask
Definition: pagetable.hh:42
MipsISA::PTE::AddrShiftAmount
int AddrShiftAmount
Definition: pagetable.hh:65
MipsISA::TlbEntry::TlbEntry
TlbEntry()
Definition: pagetable.hh:77
MipsISA::TlbEntry
Definition: pagetable.hh:74
MipsISA::PTE
Definition: pagetable.hh:40
MipsISA::PTE::OffsetMask
int OffsetMask
Definition: pagetable.hh:66
MipsISA
Definition: decoder.cc:31
MipsISA::PTE::PFN0
Addr PFN0
Definition: pagetable.hh:49
MipsISA::PTE::VPN
Addr VPN
Definition: pagetable.hh:43
cp
Definition: cprintf.cc:40
MipsISA::TlbEntry::TlbEntry
TlbEntry(Addr asn, Addr vaddr, Addr paddr, bool uncacheable, bool read_only)
Definition: pagetable.hh:78
MipsISA::TlbEntry::serialize
void serialize(CheckpointOut &cp) const
Definition: pagetable.hh:95
MipsISA::PTE::D1
bool D1
Definition: pagetable.hh:56
MipsISA::vaddr
vaddr
Definition: pra_constants.hh:275
MipsISA::PTE::V1
bool V1
Definition: pagetable.hh:57
MipsISA::TlbEntry::pageStart
Addr pageStart()
Definition: pagetable.hh:87
Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition: types.hh:142
SERIALIZE_SCALAR
#define SERIALIZE_SCALAR(scalar)
Definition: serialize.hh:790
MipsISA::PTE::unserialize
void unserialize(CheckpointIn &cp)
Definition: pagetable.cc:57
MipsISA::TlbEntry::updateVaddr
void updateVaddr(Addr new_vaddr)
Definition: pagetable.hh:93
MipsISA::PTE::V0
bool V0
Definition: pagetable.hh:51
MipsISA::PTE::C1
uint8_t C1
Definition: pagetable.hh:58
types.hh
MipsISA::TlbEntry::_pageStart
Addr _pageStart
Definition: pagetable.hh:76
logging.hh
MipsISA::PTE::serialize
void serialize(CheckpointOut &cp) const
Definition: pagetable.cc:38
CheckpointOut
std::ostream CheckpointOut
Definition: serialize.hh:63
MipsISA::PTE::asid
uint8_t asid
Definition: pagetable.hh:44
CheckpointIn
Definition: serialize.hh:67
MipsISA::PTE::D0
bool D0
Definition: pagetable.hh:50
MipsISA::PTE::G
bool G
Definition: pagetable.hh:46
MipsISA::TlbEntry::unserialize
void unserialize(CheckpointIn &cp)
Definition: pagetable.hh:100

Generated on Wed Sep 30 2020 14:02:01 for gem5 by doxygen 1.8.17