gem5
v21.1.0.0
Main Page
Related Pages
Modules
Namespaces
Namespace List
Namespace Members
All
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Functions
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Variables
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Typedefs
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
u
v
w
x
Enumerations
_
a
b
c
d
e
f
g
h
i
k
l
m
o
p
q
r
s
t
v
x
Enumerator
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
z
Classes
Class List
Class Index
Class Hierarchy
Class Members
All
:
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
~
Functions
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
~
Variables
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Typedefs
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
y
Enumerations
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
u
w
Enumerator
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
z
Related Functions
:
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
Files
File List
File Members
All
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
Functions
a
b
c
e
f
g
h
i
l
m
n
o
p
s
t
v
Variables
a
b
c
d
e
f
g
h
i
m
n
o
p
r
s
t
v
w
Typedefs
a
b
c
d
h
i
m
p
s
t
u
w
Enumerations
b
h
i
o
p
Enumerator
h
i
o
Macros
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
•
All
Classes
Namespaces
Files
Functions
Variables
Typedefs
Enumerations
Enumerator
Friends
Macros
Modules
Pages
arch
generic
isa.hh
Go to the documentation of this file.
1
/*
2
* Copyright (c) 2020 ARM Limited
3
* All rights reserved
4
*
5
* The license below extends only to copyright in the software and shall
6
* not be construed as granting a license to any other intellectual
7
* property including but not limited to intellectual property relating
8
* to a hardware implementation of the functionality of the software
9
* licensed hereunder. You may use the software subject to the license
10
* terms below provided that you ensure that this notice is replicated
11
* unmodified and in its entirety in all distributions of the software,
12
* modified or unmodified, in source code or in binary form.
13
*
14
* Copyright 2020 Google Inc.
15
*
16
* Redistribution and use in source and binary forms, with or without
17
* modification, are permitted provided that the following conditions are
18
* met: redistributions of source code must retain the above copyright
19
* notice, this list of conditions and the following disclaimer;
20
* redistributions in binary form must reproduce the above copyright
21
* notice, this list of conditions and the following disclaimer in the
22
* documentation and/or other materials provided with the distribution;
23
* neither the name of the copyright holders nor the names of its
24
* contributors may be used to endorse or promote products derived from
25
* this software without specific prior written permission.
26
*
27
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
30
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
32
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
33
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
34
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
35
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
36
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
37
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
38
*/
39
40
#ifndef __ARCH_GENERIC_ISA_HH__
41
#define __ARCH_GENERIC_ISA_HH__
42
43
#include <vector>
44
45
#include "
cpu/reg_class.hh
"
46
#include "enums/VecRegRenameMode.hh"
47
#include "
sim/sim_object.hh
"
48
49
namespace
gem5
50
{
51
52
class
ThreadContext;
53
54
class
BaseISA
:
public
SimObject
55
{
56
public
:
57
typedef
std::vector<RegClassInfo>
RegClasses
;
58
59
protected
:
60
using
SimObject::SimObject
;
61
62
ThreadContext
*
tc
=
nullptr
;
63
64
RegClasses
_regClasses
;
65
66
public
:
67
virtual
void
takeOverFrom
(
ThreadContext
*new_tc,
ThreadContext
*old_tc) {}
68
virtual
void
setThreadContext
(
ThreadContext
*_tc) {
tc
= _tc; }
69
70
virtual
uint64_t
getExecutingAsid
()
const
{
return
0; }
71
virtual
bool
inUserMode
()
const
= 0;
72
virtual
void
copyRegsFrom
(
ThreadContext
*src) = 0;
73
74
virtual
enums::VecRegRenameMode
75
initVecRegRenameMode
()
const
76
{
77
return
enums::Full;
78
}
79
80
virtual
enums::VecRegRenameMode
81
vecRegRenameMode
(
ThreadContext
*_tc)
const
82
{
83
return
initVecRegRenameMode
();
84
}
85
86
const
RegClasses
&
regClasses
()
const
{
return
_regClasses
; }
87
};
88
89
}
// namespace gem5
90
91
#endif // __ARCH_GENERIC_ISA_HH__
gem5::BaseISA::tc
ThreadContext * tc
Definition:
isa.hh:62
gem5::BaseISA::copyRegsFrom
virtual void copyRegsFrom(ThreadContext *src)=0
gem5::BaseISA::getExecutingAsid
virtual uint64_t getExecutingAsid() const
Definition:
isa.hh:70
std::vector< RegClassInfo >
gem5::BaseISA::inUserMode
virtual bool inUserMode() const =0
gem5::BaseISA::takeOverFrom
virtual void takeOverFrom(ThreadContext *new_tc, ThreadContext *old_tc)
Definition:
isa.hh:67
gem5::BaseISA::initVecRegRenameMode
virtual enums::VecRegRenameMode initVecRegRenameMode() const
Definition:
isa.hh:75
gem5::BaseISA::_regClasses
RegClasses _regClasses
Definition:
isa.hh:64
gem5::ThreadContext
ThreadContext is the external interface to all thread state for anything outside of the CPU.
Definition:
thread_context.hh:93
sim_object.hh
gem5::BaseISA::setThreadContext
virtual void setThreadContext(ThreadContext *_tc)
Definition:
isa.hh:68
gem5::BaseISA::regClasses
const RegClasses & regClasses() const
Definition:
isa.hh:86
gem5::SimObject
Abstract superclass for simulation objects.
Definition:
sim_object.hh:146
gem5::BaseISA::vecRegRenameMode
virtual enums::VecRegRenameMode vecRegRenameMode(ThreadContext *_tc) const
Definition:
isa.hh:81
gem5::BaseISA::RegClasses
std::vector< RegClassInfo > RegClasses
Definition:
isa.hh:57
gem5::SimObject::SimObject
SimObject(const Params &p)
Definition:
sim_object.cc:58
reg_class.hh
gem5::BaseISA
Definition:
isa.hh:54
gem5
Reference material can be found at the JEDEC website: UFS standard http://www.jedec....
Definition:
decoder.cc:40
Generated on Wed Jul 28 2021 12:10:19 for gem5 by
doxygen
1.8.17