Go to the documentation of this file.
42 #ifndef __CPU_THREAD_CONTEXT_HH__
43 #define __CPU_THREAD_CONTEXT_HH__
51 #include "arch/vecregs.hh"
53 #include "config/the_isa.hh"
129 virtual int cpuId()
const = 0;
131 virtual uint32_t
socketId()
const = 0;
168 virtual void halt() = 0;
233 std::unique_ptr<PCStateBase> new_pc(
getIsaPtr()->newPCState(
addr));
258 virtual int exit() {
return 1; };
321 void unserialize(ThreadContext &tc, CheckpointIn &cp);
336 void takeOverFrom(ThreadContext &new_tc, ThreadContext &old_tc);
virtual void setIntReg(RegIndex reg_idx, RegVal val)=0
void unserialize(ThreadContext &tc, CheckpointIn &cp)
static void compare(ThreadContext *one, ThreadContext *two)
function to compare two thread contexts (for debugging)
virtual RegVal readMiscReg(RegIndex misc_reg)=0
virtual System * getSystemPtr()=0
std::unique_ptr< BaseHTMCheckpoint > BaseHTMCheckpointPtr
virtual Tick readLastSuspend()=0
VecPredReg::Container VecPredRegContainer
@ Halted
Permanently shut down.
virtual const TheISA::VecPredRegContainer & readVecPredReg(const RegId ®) const =0
virtual RegVal readFloatReg(RegIndex reg_idx) const =0
virtual BaseMMU * getMMUPtr()=0
virtual const PCStateBase & pcState() const =0
virtual void setStatus(Status new_status)=0
virtual RegVal readCCRegFlat(RegIndex idx) const =0
virtual ContextID contextId() const =0
virtual void activate()=0
Set the status to Active.
virtual const TheISA::VecPredRegContainer & readVecPredRegFlat(RegIndex idx) const =0
virtual RegVal readIntRegFlat(RegIndex idx) const =0
Flat register interfaces.
virtual void regStats(const std::string &name)
virtual void halt()=0
Set the status to Halted.
void setUseForClone(bool new_val)
virtual int cpuId() const =0
virtual void setProcessPtr(Process *p)=0
virtual RegVal readCCReg(RegIndex reg_idx) const =0
void takeOverFrom(ThreadContext &ntc, ThreadContext &otc)
Copy state between thread contexts in preparation for CPU handover.
virtual Status status() const =0
virtual Tick getCurrentInstCount()=0
virtual void setThreadId(int id)=0
virtual const TheISA::VecRegContainer & readVecReg(const RegId ®) const =0
virtual void copyArchRegs(ThreadContext *tc)=0
void quiesceTick(Tick resume)
Quiesce, suspend, and schedule activate at resume.
virtual void setHtmCheckpointPtr(BaseHTMCheckpointPtr cpt)=0
virtual void setVecElemFlat(RegIndex idx, const ElemIndex &elem_idx, RegVal val)=0
virtual uint32_t socketId() const =0
virtual BaseISA * getIsaPtr()=0
ThreadContext is the external interface to all thread state for anything outside of the CPU.
void quiesce()
Quiesce thread context.
virtual RegId flattenRegId(const RegId ®_id) const =0
@ Suspended
Temporarily inactive.
virtual RegVal readVecElemFlat(RegIndex idx, const ElemIndex &elem_idx) const =0
A Packet is used to encapsulate a transfer between two objects in the memory system (e....
virtual TheISA::VecPredRegContainer & getWritableVecPredReg(const RegId ®)=0
virtual InstDecoder * getDecoderPtr()=0
virtual TheISA::VecPredRegContainer & getWritableVecPredRegFlat(RegIndex idx)=0
ProbePointArg< PacketInfo > Packet
Packet probe point.
uint64_t Tick
Tick count type.
virtual void setIntRegFlat(RegIndex idx, RegVal val)=0
virtual Tick readLastActivate()=0
virtual void setCCRegFlat(RegIndex idx, RegVal val)=0
virtual void setFloatRegFlat(RegIndex idx, RegVal val)=0
virtual TheISA::VecRegContainer & getWritableVecReg(const RegId ®)=0
gem5::VecRegContainer< NumVecElemPerVecReg *sizeof(VecElem)> VecRegContainer
virtual void setFloatReg(RegIndex reg_idx, RegVal val)=0
virtual void takeOverFrom(ThreadContext *old_context)=0
void serialize(const ThreadContext &tc, CheckpointOut &cp)
Thread context serialization helpers.
virtual void sendFunctional(PacketPtr pkt)
virtual RegVal readMiscRegNoEffect(RegIndex misc_reg) const =0
virtual BaseHTMCheckpointPtr & getHtmCheckpointPtr()=0
virtual unsigned readStCondFailures() const =0
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
virtual void setContextId(ContextID id)=0
virtual RegVal readIntReg(RegIndex reg_idx) const =0
uint16_t ElemIndex
Logical vector register elem index type.
const std::string & name()
virtual void htmAbortTransaction(uint64_t htm_uid, HtmFailureFaultCause cause)=0
virtual void setVecPredReg(const RegId ®, const TheISA::VecPredRegContainer &val)=0
virtual void scheduleInstCountEvent(Event *event, Tick count)=0
virtual RegVal readVecElem(const RegId ®) const =0
virtual Process * getProcessPtr()=0
virtual void pcStateNoRecord(const PCStateBase &val)=0
virtual void suspend()=0
Set the status to Suspended.
virtual void descheduleInstCountEvent(Event *event)=0
virtual TheISA::VecRegContainer & getWritableVecRegFlat(RegIndex idx)=0
virtual void setMiscReg(RegIndex misc_reg, RegVal val)=0
@ Halting
Trying to exit and waiting for an event to completely exit.
int ContextID
Globally unique thread context ID.
virtual void setVecElem(const RegId ®, RegVal val)=0
virtual void setCCReg(RegIndex reg_idx, RegVal val)=0
std::ostream CheckpointOut
virtual BaseCPU * getCpuPtr()=0
virtual void clearArchRegs()=0
virtual int threadId() const =0
virtual void setVecRegFlat(RegIndex idx, const TheISA::VecRegContainer &val)=0
virtual RegVal readFloatRegFlat(RegIndex idx) const =0
virtual void setStCondFailures(unsigned sc_failures)=0
Reference material can be found at the JEDEC website: UFS standard http://www.jedec....
virtual void setVecReg(const RegId ®, const TheISA::VecRegContainer &val)=0
virtual void setVecPredRegFlat(RegIndex idx, const TheISA::VecPredRegContainer &val)=0
virtual const TheISA::VecRegContainer & readVecRegFlat(RegIndex idx) const =0
virtual CheckerCPU * getCheckerCpuPtr()=0
Register ID: describe an architectural register with its class and index.
virtual void setMiscRegNoEffect(RegIndex misc_reg, RegVal val)=0
Generated on Tue Feb 8 2022 11:46:55 for gem5 by doxygen 1.8.17