gem5  v22.0.0.1
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
PerfectSwitch.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2021 ARM Limited
3  * All rights reserved.
4  *
5  * The license below extends only to copyright in the software and shall
6  * not be construed as granting a license to any other intellectual
7  * property including but not limited to intellectual property relating
8  * to a hardware implementation of the functionality of the software
9  * licensed hereunder. You may use the software subject to the license
10  * terms below provided that you ensure that this notice is replicated
11  * unmodified and in its entirety in all distributions of the software,
12  * modified or unmodified, in source code or in binary form.
13  *
14  * Copyright (c) 1999-2008 Mark D. Hill and David A. Wood
15  * All rights reserved.
16  *
17  * Redistribution and use in source and binary forms, with or without
18  * modification, are permitted provided that the following conditions are
19  * met: redistributions of source code must retain the above copyright
20  * notice, this list of conditions and the following disclaimer;
21  * redistributions in binary form must reproduce the above copyright
22  * notice, this list of conditions and the following disclaimer in the
23  * documentation and/or other materials provided with the distribution;
24  * neither the name of the copyright holders nor the names of its
25  * contributors may be used to endorse or promote products derived from
26  * this software without specific prior written permission.
27  *
28  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
29  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
30  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
31  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
32  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
33  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
34  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
35  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
36  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
37  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
38  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39  */
40 
41 /*
42  * Perfect switch, of course it is perfect and no latency or what so
43  * ever. Every cycle it is woke up and perform all the necessary
44  * routings that must be done. Note, this switch also has number of
45  * input ports/output ports and has a routing table as well.
46  */
47 
48 #ifndef __MEM_RUBY_NETWORK_SIMPLE_PERFECTSWITCH_HH__
49 #define __MEM_RUBY_NETWORK_SIMPLE_PERFECTSWITCH_HH__
50 
51 #include <iostream>
52 #include <string>
53 #include <vector>
54 
57 
58 namespace gem5
59 {
60 
61 namespace ruby
62 {
63 
64 class MessageBuffer;
65 class NetDest;
66 class SimpleNetwork;
67 class Switch;
68 
69 class PerfectSwitch : public Consumer
70 {
71  public:
72  PerfectSwitch(SwitchID sid, Switch *, uint32_t);
74 
75  std::string name()
76  { return csprintf("PerfectSwitch-%i", m_switch_id); }
77 
78  void init(SimpleNetwork *);
79  void addInPort(const std::vector<MessageBuffer*>& in);
81  const NetDest& routing_table_entry,
82  const PortDirection &dst_inport,
83  Tick routing_latency,
84  int link_weight);
85 
86  int getInLinks() const { return m_in.size(); }
87  int getOutLinks() const { return m_out.size(); }
88 
89  void wakeup();
90  void storeEventInfo(int info);
91 
92  void clearStats();
93  void collateStats();
94  void print(std::ostream& out) const;
95 
96  private:
97  // Private copy constructor and assignment operator
98  PerfectSwitch(const PerfectSwitch& obj);
100 
101  void operateVnet(int vnet);
102  void operateMessageBuffer(MessageBuffer *b, int vnet);
103 
105  Switch * const m_switch;
106 
107  // Vector of queues associated to each port.
109 
110  // Each output port also has a latency for routing to that port
111  struct OutputPort
112  {
115  };
117 
118  // input ports ordered by priority; indexed by vnet first
120  // input ports grouped by priority; indexed by vnet,prio_lv
122 
123  void updatePriorityGroups(int vnet, MessageBuffer* buf);
124 
127 
130 
131  MessageBuffer* inBuffer(int in_port, int vnet) const;
132 };
133 
134 inline std::ostream&
135 operator<<(std::ostream& out, const PerfectSwitch& obj)
136 {
137  obj.print(out);
138  out << std::flush;
139  return out;
140 }
141 
142 } // namespace ruby
143 } // namespace gem5
144 
145 #endif // __MEM_RUBY_NETWORK_SIMPLE_PERFECTSWITCH_HH__
gem5::ruby::PerfectSwitch::m_out
std::vector< OutputPort > m_out
Definition: PerfectSwitch.hh:116
gem5::ruby::PerfectSwitch::m_switch
Switch *const m_switch
Definition: PerfectSwitch.hh:105
gem5::ruby::PerfectSwitch::name
std::string name()
Definition: PerfectSwitch.hh:75
gem5::ruby::PerfectSwitch::m_in_prio_groups
std::vector< std::vector< std::vector< MessageBuffer * > > > m_in_prio_groups
Definition: PerfectSwitch.hh:121
gem5::ruby::PortDirection
std::string PortDirection
Definition: TypeDefines.hh:44
gem5::ruby::PerfectSwitch::clearStats
void clearStats()
Definition: PerfectSwitch.cc:308
gem5::ruby::operator<<
std::ostream & operator<<(std::ostream &os, const BoolVec &myvector)
Definition: BoolVec.cc:49
gem5::ruby::PerfectSwitch::m_wakeups_wo_switch
int m_wakeups_wo_switch
Definition: PerfectSwitch.hh:126
gem5::ruby::SimpleNetwork
Definition: SimpleNetwork.hh:61
gem5::ruby::PerfectSwitch::OutputPort
Definition: PerfectSwitch.hh:111
std::vector
STL vector class.
Definition: stl.hh:37
gem5::csprintf
std::string csprintf(const char *format, const Args &...args)
Definition: cprintf.hh:161
gem5::ruby::Consumer
Definition: Consumer.hh:61
gem5::ruby::PerfectSwitch
Definition: PerfectSwitch.hh:69
gem5::ruby::PerfectSwitch::collateStats
void collateStats()
Definition: PerfectSwitch.cc:312
gem5::ruby::Switch
Definition: Switch.hh:78
gem5::ruby::PerfectSwitch::addInPort
void addInPort(const std::vector< MessageBuffer * > &in)
Definition: PerfectSwitch.cc:81
gem5::ruby::PerfectSwitch::m_in_prio
std::vector< std::vector< MessageBuffer * > > m_in_prio
Definition: PerfectSwitch.hh:119
gem5::ArmISA::b
Bitfield< 7 > b
Definition: misc_types.hh:382
gem5::ruby::PerfectSwitch::OutputPort::buffers
std::vector< MessageBuffer * > buffers
Definition: PerfectSwitch.hh:114
gem5::ruby::PerfectSwitch::init
void init(SimpleNetwork *)
Definition: PerfectSwitch.cc:71
gem5::ruby::PerfectSwitch::m_in
std::vector< std::vector< MessageBuffer * > > m_in
Definition: PerfectSwitch.hh:108
TypeDefines.hh
gem5::Tick
uint64_t Tick
Tick count type.
Definition: types.hh:58
gem5::ruby::PerfectSwitch::m_switch_id
const SwitchID m_switch_id
Definition: PerfectSwitch.hh:104
gem5::ruby::PerfectSwitch::m_pending_message_count
std::vector< int > m_pending_message_count
Definition: PerfectSwitch.hh:129
gem5::ruby::PerfectSwitch::addOutPort
void addOutPort(const std::vector< MessageBuffer * > &out, const NetDest &routing_table_entry, const PortDirection &dst_inport, Tick routing_latency, int link_weight)
Definition: PerfectSwitch.cc:122
gem5::ruby::PerfectSwitch::getInLinks
int getInLinks() const
Definition: PerfectSwitch.hh:86
gem5::ruby::PerfectSwitch::getOutLinks
int getOutLinks() const
Definition: PerfectSwitch.hh:87
gem5::ruby::PerfectSwitch::operateMessageBuffer
void operateMessageBuffer(MessageBuffer *b, int vnet)
Definition: PerfectSwitch.cc:186
gem5::ruby::SwitchID
unsigned int SwitchID
Definition: TypeDefines.hh:43
gem5::ruby::PerfectSwitch::m_network_ptr
SimpleNetwork * m_network_ptr
Definition: PerfectSwitch.hh:128
gem5::ruby::NetDest
Definition: NetDest.hh:45
gem5::ruby::PerfectSwitch::m_virtual_networks
uint32_t m_virtual_networks
Definition: PerfectSwitch.hh:125
gem5::ruby::PerfectSwitch::~PerfectSwitch
~PerfectSwitch()
Definition: PerfectSwitch.cc:137
gem5::ruby::PerfectSwitch::print
void print(std::ostream &out) const
Definition: PerfectSwitch.cc:318
Consumer.hh
gem5::ruby::PerfectSwitch::operateVnet
void operateVnet(int vnet)
Definition: PerfectSwitch.cc:153
gem5::ruby::PerfectSwitch::operator=
PerfectSwitch & operator=(const PerfectSwitch &obj)
gem5::ruby::PerfectSwitch::PerfectSwitch
PerfectSwitch(SwitchID sid, Switch *, uint32_t)
Definition: PerfectSwitch.cc:62
gem5::ruby::PerfectSwitch::wakeup
void wakeup()
Definition: PerfectSwitch.cc:277
gem5::ruby::PerfectSwitch::storeEventInfo
void storeEventInfo(int info)
Definition: PerfectSwitch.cc:302
gem5::ruby::PerfectSwitch::OutputPort::latency
Tick latency
Definition: PerfectSwitch.hh:113
gem5::ruby::MessageBuffer
Definition: MessageBuffer.hh:74
gem5
Reference material can be found at the JEDEC website: UFS standard http://www.jedec....
Definition: gpu_translation_state.hh:37
gem5::ruby::PerfectSwitch::inBuffer
MessageBuffer * inBuffer(int in_port, int vnet) const
Definition: PerfectSwitch.cc:142
gem5::ruby::PerfectSwitch::updatePriorityGroups
void updatePriorityGroups(int vnet, MessageBuffer *buf)
Definition: PerfectSwitch.cc:97

Generated on Wed Jul 13 2022 10:39:25 for gem5 by doxygen 1.8.17