Go to the documentation of this file.
38 #ifndef __ARCH_ARM_SVE_MEM_HH__
39 #define __ARCH_ARM_SVE_MEM_HH__
159 #endif // __ARCH_ARM_SVE_MEM_HH__
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
SveContigMemSI(const char *mnem, ExtMachInst _machInst, OpClass __opClass, RegIndex _dest, RegIndex _gp, RegIndex _base, uint64_t _imm)
bool baseIsSP
True if the base register is SP (used for SP alignment checking).
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
static bool isSP(RegIndex reg)
bool baseIsSP
True if the base register is SP (used for SP alignment checking).
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
bool baseIsSP
True if the base register is SP (used for SP alignment checking).
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
SveContigMemSS(const char *mnem, ExtMachInst _machInst, OpClass __opClass, RegIndex _dest, RegIndex _gp, RegIndex _base, RegIndex _offset)
SveMemVecFillSpill(const char *mnem, ExtMachInst _machInst, OpClass __opClass, RegIndex _dest, RegIndex _base, uint64_t _imm)
SveMemPredFillSpill(const char *mnem, ExtMachInst _machInst, OpClass __opClass, RegIndex _dest, RegIndex _base, uint64_t _imm)
bool baseIsSP
True if the base register is SP (used for SP alignment checking).
Reference material can be found at the JEDEC website: UFS standard http://www.jedec....
Generated on Wed Jul 13 2022 10:39:10 for gem5 by doxygen 1.8.17