Here is a list of all namespace functions with links to the namespace documentation for each function:
- i -
- i() : gem5::SparcISA::int_reg
- ic() : gem5::igbreg::txd_op
- ide() : gem5::igbreg::txd_op
- IDToInt() : gem5::ruby
- ifcs() : gem5::igbreg::txd_op
- ignore() : gem5
- ignoreFunc() : gem5
- ignoreWarnOnceFunc() : gem5
- illegalExceptionReturn() : gem5::ArmISA
- inAArch64() : gem5::ArmISA
- inc() : sc_dt
- init_drain() : gem5
- init_loader() : gem5
- init_net() : gem5
- init_pc() : gem5
- init_range() : gem5
- init_serialize() : gem5
- init_socket() : gem5
- initHDF5() : gem5::statistics
- initializeState() : gem5::guest_abi
- initiateMemAMO() : gem5
- initiateMemRead() : gem5, gem5::X86ISA
- initMemReqHelper() : gem5
- initMemReqScalarHelper() : gem5
- initParam() : gem5::pseudo_inst
- initSignals() : gem5
- initSimStats() : gem5::statistics
- initText() : gem5::statistics
- inPrivilegedMode() : gem5::ArmISA
- insertBits() : gem5
- installSegDesc() : gem5::X86ISA
- installSignalHandler() : gem5
- intRegClass() : gem5::MipsISA, gem5::PowerISA, gem5::RiscvISA
- intRegFolded() : gem5::X86ISA
- intRegMicro() : gem5::X86ISA
- intToAddress() : gem5::ruby
- intToCycles() : gem5::ruby
- intToID() : gem5::ruby
- intToTick() : gem5::ruby
- inUserMode() : gem5::ArmISA
- invalidRegClass() : gem5
- invokeSimcall() : gem5
- ioctlFunc() : gem5
- ioHandler() : gem5
- iorrBase() : gem5::X86ISA::misc_reg
- iorrMask() : gem5::X86ISA::misc_reg
- ip() : gem5::igbreg::txd_op
- ipcse() : gem5::igbreg::txd_op
- ipcso() : gem5::igbreg::txd_op
- ipcss() : gem5::igbreg::txd_op
- irq() : gem5::ArmISA::int_reg
- is_bad_double() : sc_dt
- is_inf() : sc_dt
- is_nan() : sc_dt
- is_valid_base() : sc_dt
- isAArch64AArch32SystemAccessTrapEL1() : gem5::ArmISA
- isAArch64AArch32SystemAccessTrapEL2() : gem5::ArmISA
- isAdvDesc() : gem5::igbreg::txd_op
- isAnyActiveElement() : gem5
- isBigEndian64() : gem5::ArmISA
- isCanonicalAddress() : gem5
- isConstVal() : gem5::Gcn3ISA, gem5::VegaISA
- isContext() : gem5::igbreg::txd_op
- isData() : gem5::igbreg::txd_op
- isDataReadRequest() : gem5::ruby
- iSetStateToStr() : gem5::trace
- isExecMask() : gem5::Gcn3ISA, gem5::VegaISA
- isFlatScratchReg() : gem5::Gcn3ISA, gem5::VegaISA
- isGenericTimerCommonEL0HypTrap() : gem5::ArmISA
- isGenericTimerCommonEL0SystemAccessTrapEL2() : gem5::ArmISA
- isGenericTimerHypTrap() : gem5::ArmISA
- isGenericTimerPhysEL0SystemAccessTrapEL2() : gem5::ArmISA
- isGenericTimerPhysEL1SystemAccessTrapEL2() : gem5::ArmISA
- isGenericTimerPhysHypTrap() : gem5::ArmISA
- isGenericTimerSystemAccessTrapEL1() : gem5::ArmISA
- isGenericTimerSystemAccessTrapEL2() : gem5::ArmISA
- isGenericTimerSystemAccessTrapEL3() : gem5::ArmISA
- isGenericTimerVirtSystemAccessTrapEL2() : gem5::ArmISA
- isHtmCmdRequest() : gem5::ruby
- isLegacy() : gem5::igbreg::txd_op
- isLiteral() : gem5::Gcn3ISA, gem5::VegaISA
- isNan() : gem5::MipsISA
- isNegConstVal() : gem5::Gcn3ISA, gem5::VegaISA
- isPosConstVal() : gem5::Gcn3ISA, gem5::VegaISA
- isPowerOf2() : gem5
- isQnan() : gem5::MipsISA
- isquietnan() : gem5::RiscvISA
- isquietnan< double >() : gem5::RiscvISA
- isquietnan< float >() : gem5::RiscvISA
- isReadRequest() : gem5::ruby
- isRightSubtree() : gem5::replacement_policy
- isRomMicroPC() : gem5
- isScalarReg() : gem5::Gcn3ISA, gem5::VegaISA
- isSecure() : gem5::ArmISA
- isSecureBelowEL3() : gem5::ArmISA
- IsSecureEL2Enabled() : gem5::ArmISA
- issetugidFunc() : gem5::ArmISA
- issignalingnan() : gem5::RiscvISA
- issignalingnan< double >() : gem5::RiscvISA
- issignalingnan< float >() : gem5::RiscvISA
- isSnan() : gem5::ArmISA, gem5::MipsISA
- isSP() : gem5::ArmISA
- isTlbiCmdRequest() : gem5::ruby
- isType() : gem5::igbreg::txd_op
- isTypes() : gem5::igbreg::txd_op
- isUnpriviledgeAccess() : gem5::ArmISA
- isValid() : gem5::X86ISA::misc_reg
- isVccReg() : gem5::Gcn3ISA, gem5::VegaISA
- isVectorReg() : gem5::Gcn3ISA, gem5::VegaISA
- isWriteRequest() : gem5::ruby
- isZero() : gem5::ArmISA
- itState() : gem5::ArmISA
- ixsm() : gem5::igbreg::txd_op