|
gem5 [DEVELOP-FOR-25.0]
|
#include <instructions.hh>
Public Member Functions | |
| Inst_VOP2__V_ADD_U32 (InFmt_VOP2 *) | |
| ~Inst_VOP2__V_ADD_U32 () | |
| int | getNumOperands () override |
| int | numDstRegOperands () override |
| int | numSrcRegOperands () override |
| int | getOperandSize (int opIdx) override |
| void | execute (GPUDynInstPtr) override |
Public Member Functions inherited from gem5::VegaISA::Inst_VOP2 | |
| Inst_VOP2 (InFmt_VOP2 *, const std::string &opcode) | |
| ~Inst_VOP2 () | |
| int | instSize () const override |
| void | generateDisassembly () override |
| void | initOperandInfo () override |
Public Member Functions inherited from gem5::VegaISA::VEGAGPUStaticInst | |
| VEGAGPUStaticInst (const std::string &opcode) | |
| ~VEGAGPUStaticInst () | |
| void | generateDisassembly () override |
| bool | isFlatScratchRegister (int opIdx) override |
| bool | isExecMaskRegister (int opIdx) override |
| void | initOperandInfo () override |
| int | getOperandSize (int opIdx) override |
| int | coalescerTokenCount () const override |
| Return the number of tokens needed by the coalescer. | |
| ScalarRegU32 | srcLiteral () const override |
Public Member Functions inherited from gem5::GPUStaticInst | |
| GPUStaticInst (const std::string &opcode) | |
| virtual | ~GPUStaticInst () |
| void | instAddr (int inst_addr) |
| int | instAddr () const |
| int | nextInstAddr () const |
| void | instNum (int num) |
| int | instNum () |
| void | ipdInstNum (int num) |
| int | ipdInstNum () const |
| void | initDynOperandInfo (Wavefront *wf, ComputeUnit *cu) |
| const std::string & | disassemble () |
| int | numSrcVecOperands () |
| int | numDstVecOperands () |
| int | numSrcVecDWords () |
| int | numDstVecDWords () |
| int | numSrcScalarOperands () |
| int | numDstScalarOperands () |
| int | numSrcScalarDWords () |
| int | numDstScalarDWords () |
| int | maxOperandSize () |
| bool | isALU () const |
| bool | isBranch () const |
| bool | isCondBranch () const |
| bool | isNop () const |
| bool | isReturn () const |
| bool | isEndOfKernel () const |
| bool | isKernelLaunch () const |
| bool | isSDWAInst () const |
| bool | isDPPInst () const |
| bool | isUnconditionalJump () const |
| bool | isSpecialOp () const |
| bool | isWaitcnt () const |
| bool | isSleep () const |
| bool | isBarrier () const |
| bool | isMemSync () const |
| bool | isMemRef () const |
| bool | isFlat () const |
| bool | isFlatGlobal () const |
| bool | isFlatScratch () const |
| bool | isLoad () const |
| bool | isStore () const |
| bool | isAtomic () const |
| bool | isAtomicNoRet () const |
| bool | isAtomicRet () const |
| bool | isScalar () const |
| bool | readsSCC () const |
| bool | writesSCC () const |
| bool | readsVCC () const |
| bool | writesVCC () const |
| bool | readsEXEC () const |
| bool | writesEXEC () const |
| bool | readsMode () const |
| bool | writesMode () const |
| bool | ignoreExec () const |
| bool | isAtomicAnd () const |
| bool | isAtomicOr () const |
| bool | isAtomicXor () const |
| bool | isAtomicCAS () const |
| bool | isAtomicExch () const |
| bool | isAtomicAdd () const |
| bool | isAtomicSub () const |
| bool | isAtomicInc () const |
| bool | isAtomicDec () const |
| bool | isAtomicMax () const |
| bool | isAtomicMin () const |
| bool | isArgLoad () const |
| bool | isGlobalMem () const |
| bool | isLocalMem () const |
| bool | isArgSeg () const |
| bool | isGlobalSeg () const |
| bool | isGroupSeg () const |
| bool | isKernArgSeg () const |
| bool | isPrivateSeg () const |
| bool | isReadOnlySeg () const |
| bool | isSpillSeg () const |
| bool | isGloballyCoherent () const |
| Coherence domain of a memory instruction. | |
| bool | isSystemCoherent () const |
| bool | isI8 () const |
| bool | isF16 () const |
| bool | isF32 () const |
| bool | isF64 () const |
| bool | isFMA () const |
| bool | isMAC () const |
| bool | isMAD () const |
| bool | isMFMA () const |
| bool | hasNoAddr () const |
| virtual void | initiateAcc (GPUDynInstPtr gpuDynInst) |
| virtual void | completeAcc (GPUDynInstPtr gpuDynInst) |
| virtual uint32_t | getTargetPc () |
| void | setFlag (Flags flag) |
| const std::string & | opcode () const |
| const std::vector< OperandInfo > & | srcOperands () const |
| const std::vector< OperandInfo > & | dstOperands () const |
| const std::vector< OperandInfo > & | srcVecRegOperands () const |
| const std::vector< OperandInfo > & | dstVecRegOperands () const |
| const std::vector< OperandInfo > & | srcScalarRegOperands () const |
| const std::vector< OperandInfo > & | dstScalarRegOperands () const |
Additional Inherited Members | |
Public Types inherited from gem5::GPUStaticInst | |
| enum | OpType { SRC_VEC , SRC_SCALAR , DST_VEC , DST_SCALAR } |
| typedef int(RegisterManager::* | MapRegFn) (Wavefront *, int) |
Public Attributes inherited from gem5::GPUStaticInst | |
| enums::StorageClassType | executed_as |
Static Public Attributes inherited from gem5::GPUStaticInst | |
| static uint64_t | dynamic_id_count |
Protected Member Functions inherited from gem5::VegaISA::Inst_VOP2 | |
| template<typename T> | |
| T | sdwaSrcHelper (GPUDynInstPtr gpuDynInst, T &src1) |
| template<typename T> | |
| void | sdwaDstHelper (GPUDynInstPtr gpuDynInst, T &vdst) |
| template<typename T> | |
| T | dppHelper (GPUDynInstPtr gpuDynInst, T &src1) |
| template<typename ConstT, typename T> | |
| void | vop2Helper (GPUDynInstPtr gpuDynInst, void(*fOpImpl)(T &, T &, T &, Wavefront *)) |
Protected Member Functions inherited from gem5::VegaISA::VEGAGPUStaticInst | |
| void | panicUnimplemented () const |
Protected Attributes inherited from gem5::VegaISA::Inst_VOP2 | |
| InFmt_VOP2 | instData |
| InstFormat | extData |
| uint32_t | varSize |
Protected Attributes inherited from gem5::VegaISA::VEGAGPUStaticInst | |
| ScalarRegU32 | _srcLiteral |
| if the instruction has a src literal - an immediate value that is part of the instruction stream - we store that here | |
Protected Attributes inherited from gem5::GPUStaticInst | |
| const std::string | _opcode |
| std::string | disassembly |
| int | _instNum |
| int | _instAddr |
| std::vector< OperandInfo > | srcOps |
| std::vector< OperandInfo > | dstOps |
Definition at line 8005 of file instructions.hh.
| gem5::VegaISA::Inst_VOP2__V_ADD_U32::Inst_VOP2__V_ADD_U32 | ( | InFmt_VOP2 * | iFmt | ) |
Definition at line 2131 of file vop2.cc.
References gem5::VegaISA::Inst_VOP2::Inst_VOP2(), and gem5::GPUStaticInst::setFlag().
| gem5::VegaISA::Inst_VOP2__V_ADD_U32::~Inst_VOP2__V_ADD_U32 | ( | ) |
|
overridevirtual |
Implements gem5::GPUStaticInst.
Definition at line 2144 of file vop2.cc.
References gem5::GPUStaticInst::_opcode, DPRINTF, gem5::Wavefront::execMask(), gem5::VegaISA::Inst_VOP2::extData, gem5::VegaISA::Inst_VOP2::instData, gem5::GPUStaticInst::isDPPInst(), gem5::GPUStaticInst::isSDWAInst(), gem5::VegaISA::NumVecElemPerVecReg(), panic_if, gem5::VegaISA::processSDWA_dst(), gem5::VegaISA::processSDWA_src(), gem5::VegaISA::VecOperand< DataType, Const, NumDwords >::read(), gem5::VegaISA::VecOperand< DataType, Const, NumDwords >::readSrc(), and gem5::VegaISA::VecOperand< DataType, Const, NumDwords >::write().
|
inlineoverridevirtual |
Implements gem5::GPUStaticInst.
Definition at line 8012 of file instructions.hh.
References numDstRegOperands(), and numSrcRegOperands().
|
inlineoverridevirtual |
|
inlineoverridevirtual |
Implements gem5::GPUStaticInst.
Definition at line 8017 of file instructions.hh.
Referenced by getNumOperands().
|
inlineoverridevirtual |
Implements gem5::GPUStaticInst.
Definition at line 8018 of file instructions.hh.
Referenced by getNumOperands().