gem5  v21.0.1.0
register_manager_policy.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2016 Advanced Micro Devices, Inc.
3  * All rights reserved.
4  *
5  * For use for simulation and test purposes only
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions are met:
9  *
10  * 1. Redistributions of source code must retain the above copyright notice,
11  * this list of conditions and the following disclaimer.
12  *
13  * 2. Redistributions in binary form must reproduce the above copyright notice,
14  * this list of conditions and the following disclaimer in the documentation
15  * and/or other materials provided with the distribution.
16  *
17  * 3. Neither the name of the copyright holder nor the names of its
18  * contributors may be used to endorse or promote products derived from this
19  * software without specific prior written permission.
20  *
21  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
22  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
25  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31  * POSSIBILITY OF SUCH DAMAGE.
32  */
33 
34 #ifndef __REGISTER_MANAGER_POLICY_HH__
35 #define __REGISTER_MANAGER_POLICY_HH__
36 
37 #include <cstdint>
38 
39 class ComputeUnit;
40 class HSAQueueEntry;
41 class Wavefront;
42 
53 {
54  public:
55  virtual void setParent(ComputeUnit *_cu) { cu = _cu; }
56 
57  // Execute: called by RenameStage::execute()
58  virtual void exec() = 0;
59 
60  // provide virtual to physical register mapping
61  virtual int mapVgpr(Wavefront* w, int vgprIndex) = 0;
62  virtual int mapSgpr(Wavefront* w, int sgprIndex) = 0;
63 
64  // check if requested number of vector registers can be allocated
65  virtual bool canAllocateVgprs(int simdId, int nWfs, int demandPerWf) = 0;
66  // check if requested number of scalar registers can be allocated
67  // machine ISA only
68  virtual bool canAllocateSgprs(int simdId, int nWfs, int demandPerWf) = 0;
69 
70  // allocate vector registers and reserve from register pool
71  virtual void allocateRegisters(Wavefront *w, int vectorDemand,
72  int scalarDemand) = 0;
73 
74  // free all remaining registers held by specified WF
75  virtual void freeRegisters(Wavefront *w) = 0;
76 
77  protected:
79 };
80 
81 #endif // __REGISTER_MANAGER_POLICY_HH__
RegisterManagerPolicy::setParent
virtual void setParent(ComputeUnit *_cu)
Definition: register_manager_policy.hh:55
RegisterManagerPolicy::mapVgpr
virtual int mapVgpr(Wavefront *w, int vgprIndex)=0
RegisterManagerPolicy::exec
virtual void exec()=0
RegisterManagerPolicy::canAllocateSgprs
virtual bool canAllocateSgprs(int simdId, int nWfs, int demandPerWf)=0
HSAQueueEntry
Definition: hsa_queue_entry.hh:58
RegisterManagerPolicy::mapSgpr
virtual int mapSgpr(Wavefront *w, int sgprIndex)=0
RegisterManagerPolicy
Register Manager Policy abstract class.
Definition: register_manager_policy.hh:52
ComputeUnit
Definition: compute_unit.hh:200
MipsISA::w
Bitfield< 0 > w
Definition: pra_constants.hh:278
RegisterManagerPolicy::canAllocateVgprs
virtual bool canAllocateVgprs(int simdId, int nWfs, int demandPerWf)=0
Wavefront
Definition: wavefront.hh:59
RegisterManagerPolicy::allocateRegisters
virtual void allocateRegisters(Wavefront *w, int vectorDemand, int scalarDemand)=0
RegisterManagerPolicy::cu
ComputeUnit * cu
Definition: register_manager_policy.hh:78
RegisterManagerPolicy::freeRegisters
virtual void freeRegisters(Wavefront *w)=0

Generated on Tue Jun 22 2021 15:28:28 for gem5 by doxygen 1.8.17