gem5  v21.0.1.0
scalar_memory_pipeline.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2016-2017 Advanced Micro Devices, Inc.
3  * All rights reserved.
4  *
5  * For use for simulation and test purposes only
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions are met:
9  *
10  * 1. Redistributions of source code must retain the above copyright notice,
11  * this list of conditions and the following disclaimer.
12  *
13  * 2. Redistributions in binary form must reproduce the above copyright notice,
14  * this list of conditions and the following disclaimer in the documentation
15  * and/or other materials provided with the distribution.
16  *
17  * 3. Neither the name of the copyright holder nor the names of its
18  * contributors may be used to endorse or promote products derived from this
19  * software without specific prior written permission.
20  *
21  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
22  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
25  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31  * POSSIBILITY OF SUCH DAMAGE.
32  */
33 
34 #ifndef __GPU_COMPUTE_SCALAR_MEMORY_PIPELINE_HH__
35 #define __GPU_COMPUTE_SCALAR_MEMORY_PIPELINE_HH__
36 
37 #include <queue>
38 #include <string>
39 
40 #include "gpu-compute/misc.hh"
41 #include "params/ComputeUnit.hh"
42 #include "sim/stats.hh"
43 
44 /*
45  * @file scalar_memory_pipeline.hh
46  *
47  * The scalar memory pipeline issues global memory packets
48  * from the scalar ALU to the DTLB and L1 Scalar Data Cache.
49  * The exec() method of the memory packet issues
50  * the packet to the DTLB if there is space available in the return fifo.
51  * This exec() method also retires previously issued loads and stores that have
52  * returned from the memory sub-system.
53  */
54 
55 class ComputeUnit;
56 
58 {
59  public:
60  ScalarMemPipeline(const ComputeUnitParams &p, ComputeUnit &cu);
61  void exec();
62 
63  std::queue<GPUDynInstPtr> &getGMReqFIFO() { return issuedRequests; }
64  std::queue<GPUDynInstPtr> &getGMStRespFIFO() { return returnedStores; }
65  std::queue<GPUDynInstPtr> &getGMLdRespFIFO() { return returnedLoads; }
66 
67  bool
69  {
70  return returnedLoads.size() < queueSize;
71  }
72 
73  bool
75  {
76  return returnedStores.size() < queueSize;
77  }
78 
79  bool
80  isGMReqFIFOWrRdy(uint32_t pendReqs=0) const
81  {
82  return (issuedRequests.size() + pendReqs) < queueSize;
83  }
84 
85  const std::string& name() const { return _name; }
86 
87  private:
89  const std::string _name;
90  int queueSize;
91 
92  // Counters to track and limit the inflight scalar loads and stores
93  // generated by this memory pipeline.
96 
97  // Scalar Memory Request FIFO: all global memory scalar requests
98  // are issued to this FIFO from the scalar memory pipelines
99  std::queue<GPUDynInstPtr> issuedRequests;
100 
101  // Scalar Store Response FIFO: all responses of global memory
102  // scalar stores are sent to this FIFO from L1 Scalar Data Cache
103  std::queue<GPUDynInstPtr> returnedStores;
104 
105  // Scalar Load Response FIFO: all responses of global memory
106  // scalar loads are sent to this FIFO from L1 Scalar Data Cache
107  std::queue<GPUDynInstPtr> returnedLoads;
108 };
109 
110 #endif // __GPU_COMPUTE_SCALAR_MEMORY_PIPELINE_HH__
ScalarMemPipeline::name
const std::string & name() const
Definition: scalar_memory_pipeline.hh:85
ScalarMemPipeline::isGMStRespFIFOWrRdy
bool isGMStRespFIFOWrRdy() const
Definition: scalar_memory_pipeline.hh:74
ScalarMemPipeline::computeUnit
ComputeUnit & computeUnit
Definition: scalar_memory_pipeline.hh:88
ScalarMemPipeline::returnedLoads
std::queue< GPUDynInstPtr > returnedLoads
Definition: scalar_memory_pipeline.hh:107
misc.hh
ScalarMemPipeline::returnedStores
std::queue< GPUDynInstPtr > returnedStores
Definition: scalar_memory_pipeline.hh:103
ScalarMemPipeline::issuedRequests
std::queue< GPUDynInstPtr > issuedRequests
Definition: scalar_memory_pipeline.hh:99
ScalarMemPipeline::ScalarMemPipeline
ScalarMemPipeline(const ComputeUnitParams &p, ComputeUnit &cu)
Definition: scalar_memory_pipeline.cc:44
ComputeUnit
Definition: compute_unit.hh:200
stats.hh
ScalarMemPipeline::isGMReqFIFOWrRdy
bool isGMReqFIFOWrRdy(uint32_t pendReqs=0) const
Definition: scalar_memory_pipeline.hh:80
ScalarMemPipeline::inflightStores
int inflightStores
Definition: scalar_memory_pipeline.hh:94
ScalarMemPipeline::exec
void exec()
Definition: scalar_memory_pipeline.cc:53
ScalarMemPipeline::queueSize
int queueSize
Definition: scalar_memory_pipeline.hh:90
ScalarMemPipeline::isGMLdRespFIFOWrRdy
bool isGMLdRespFIFOWrRdy() const
Definition: scalar_memory_pipeline.hh:68
ScalarMemPipeline::getGMStRespFIFO
std::queue< GPUDynInstPtr > & getGMStRespFIFO()
Definition: scalar_memory_pipeline.hh:64
ScalarMemPipeline::getGMReqFIFO
std::queue< GPUDynInstPtr > & getGMReqFIFO()
Definition: scalar_memory_pipeline.hh:63
ScalarMemPipeline::_name
const std::string _name
Definition: scalar_memory_pipeline.hh:89
ScalarMemPipeline::inflightLoads
int inflightLoads
Definition: scalar_memory_pipeline.hh:95
ScalarMemPipeline
Definition: scalar_memory_pipeline.hh:57
MipsISA::p
Bitfield< 0 > p
Definition: pra_constants.hh:323
ScalarMemPipeline::getGMLdRespFIFO
std::queue< GPUDynInstPtr > & getGMLdRespFIFO()
Definition: scalar_memory_pipeline.hh:65

Generated on Tue Jun 22 2021 15:28:28 for gem5 by doxygen 1.8.17