gem5
v21.1.0.2
arch
sparc
nativetrace.cc
Go to the documentation of this file.
1
/*
2
* Copyright (c) 2006 The Regents of The University of Michigan
3
* All rights reserved.
4
*
5
* Redistribution and use in source and binary forms, with or without
6
* modification, are permitted provided that the following conditions are
7
* met: redistributions of source code must retain the above copyright
8
* notice, this list of conditions and the following disclaimer;
9
* redistributions in binary form must reproduce the above copyright
10
* notice, this list of conditions and the following disclaimer in the
11
* documentation and/or other materials provided with the distribution;
12
* neither the name of the copyright holders nor the names of its
13
* contributors may be used to endorse or promote products derived from
14
* this software without specific prior written permission.
15
*
16
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27
*/
28
29
#include "
arch/sparc/nativetrace.hh
"
30
31
#include "
arch/sparc/regs/int.hh
"
32
#include "
cpu/thread_context.hh
"
33
#include "params/SparcNativeTrace.hh"
34
#include "
sim/byteswap.hh
"
35
36
namespace
gem5
37
{
38
39
namespace
Trace {
40
41
static
const
char
*
intRegNames
[
SparcISA::NumIntArchRegs
] = {
42
// Global registers
43
"g0"
,
"g1"
,
"g2"
,
"g3"
,
"g4"
,
"g5"
,
"g6"
,
"g7"
,
44
// Output registers
45
"o0"
,
"o1"
,
"o2"
,
"o3"
,
"o4"
,
"o5"
,
"o6"
,
"o7"
,
46
// Local registers
47
"l0"
,
"l1"
,
"l2"
,
"l3"
,
"l4"
,
"l5"
,
"l6"
,
"l7"
,
48
// Input registers
49
"i0"
,
"i1"
,
"i2"
,
"i3"
,
"i4"
,
"i5"
,
"i6"
,
"i7"
,
50
};
51
52
void
53
Trace::SparcNativeTrace::check
(
NativeTraceRecord
*record)
54
{
55
ThreadContext
*tc = record->
getThread
();
56
57
uint64_t regVal, realRegVal;
58
59
// Integer registers
60
61
// I doubt a real SPARC will describe more integer registers than this.
62
assert(
SparcISA::NumIntArchRegs
== 32);
63
const
char
**regName =
intRegNames
;
64
for
(
int
i
= 0;
i
<
SparcISA::NumIntArchRegs
;
i
++) {
65
regVal = tc->
readIntReg
(
i
);
66
read(&realRegVal,
sizeof
(realRegVal));
67
realRegVal =
betoh
(realRegVal);
68
checkReg(*(regName++), regVal, realRegVal);
69
}
70
71
SparcISA::PCState
pc
= tc->
pcState
();
72
// PC
73
read(&realRegVal,
sizeof
(realRegVal));
74
realRegVal =
betoh
(realRegVal);
75
regVal =
pc
.npc();
76
checkReg(
"pc"
, regVal, realRegVal);
77
78
// NPC
79
read(&realRegVal,
sizeof
(realRegVal));
80
realRegVal =
betoh
(realRegVal);
81
pc
.nnpc();
82
checkReg(
"npc"
, regVal, realRegVal);
83
84
// CCR
85
read(&realRegVal,
sizeof
(realRegVal));
86
realRegVal =
betoh
(realRegVal);
87
regVal = tc->
readIntReg
(
SparcISA::INTREG_CCR
);
88
checkReg(
"ccr"
, regVal, realRegVal);
89
}
90
91
}
// namespace Trace
92
}
// namespace gem5
gem5::SparcISA::NumIntArchRegs
@ NumIntArchRegs
Definition:
int.hh:55
nativetrace.hh
gem5::Trace::intRegNames
static const char * intRegNames[SparcISA::NumIntArchRegs]
Definition:
nativetrace.cc:41
gem5::betoh
T betoh(T value)
Definition:
byteswap.hh:175
gem5::ArmISA::i
Bitfield< 7 > i
Definition:
misc_types.hh:66
gem5::SparcISA::INTREG_CCR
@ INTREG_CCR
Definition:
int.hh:59
gem5::ThreadContext
ThreadContext is the external interface to all thread state for anything outside of the CPU.
Definition:
thread_context.hh:93
gem5::Trace::SparcNativeTrace::check
void check(NativeTraceRecord *record)
Definition:
nativetrace.cc:53
gem5::Trace::InstRecord::getThread
ThreadContext * getThread() const
Definition:
insttracer.hh:236
int.hh
gem5::ThreadContext::pcState
virtual TheISA::PCState pcState() const =0
gem5::ThreadContext::readIntReg
virtual RegVal readIntReg(RegIndex reg_idx) const =0
gem5::GenericISA::DelaySlotUPCState
Definition:
types.hh:384
gem5::MipsISA::pc
Bitfield< 4 > pc
Definition:
pra_constants.hh:243
gem5
Reference material can be found at the JEDEC website: UFS standard http://www.jedec....
Definition:
decoder.cc:40
thread_context.hh
gem5::Trace::NativeTraceRecord
Definition:
nativetrace.hh:51
byteswap.hh
Generated on Tue Sep 21 2021 12:24:37 for gem5 by
doxygen
1.8.17