|
gem5
v21.2.1.1
|
#include <tlb.hh>
Classes | |
| struct | TlbStats |
Public Types | |
| typedef RiscvTLBParams | Params |
Public Types inherited from gem5::SimObject | |
| typedef SimObjectParams | Params |
Public Member Functions | |
| TLB (const Params &p) | |
| Walker * | getWalker () |
| void | takeOverFrom (BaseTLB *old) override |
| Take over from an old tlb context. More... | |
| TlbEntry * | insert (Addr vpn, const TlbEntry &entry) |
| void | flushAll () override |
| Remove all entries from the TLB. More... | |
| void | demapPage (Addr vaddr, uint64_t asn) override |
| Fault | checkPermissions (STATUS status, PrivilegeMode pmode, Addr vaddr, BaseMMU::Mode mode, PTESv39 pte) |
| Fault | createPagefault (Addr vaddr, BaseMMU::Mode mode) |
| PrivilegeMode | getMemPriv (ThreadContext *tc, BaseMMU::Mode mode) |
| void | serialize (CheckpointOut &cp) const override |
| Serialize an object. More... | |
| void | unserialize (CheckpointIn &cp) override |
| Unserialize an object. More... | |
| Port * | getTableWalkerPort () override |
| Get the table walker port. More... | |
| Addr | translateWithTLB (Addr vaddr, uint16_t asid, BaseMMU::Mode mode) |
| Fault | translateAtomic (const RequestPtr &req, ThreadContext *tc, BaseMMU::Mode mode) override |
| void | translateTiming (const RequestPtr &req, ThreadContext *tc, BaseMMU::Translation *translation, BaseMMU::Mode mode) override |
| Fault | translateFunctional (const RequestPtr &req, ThreadContext *tc, BaseMMU::Mode mode) override |
| Fault | finalizePhysical (const RequestPtr &req, ThreadContext *tc, BaseMMU::Mode mode) const override |
| Do post-translation physical address finalization. More... | |
Public Member Functions inherited from gem5::BaseTLB | |
| void | memInvalidate () |
| Invalidate the contents of memory buffers. More... | |
| TypeTLB | type () const |
| BaseTLB * | nextLevel () const |
Public Member Functions inherited from gem5::SimObject | |
| const Params & | params () const |
| SimObject (const Params &p) | |
| virtual | ~SimObject () |
| virtual void | init () |
| init() is called after all C++ SimObjects have been created and all ports are connected. More... | |
| virtual void | loadState (CheckpointIn &cp) |
| loadState() is called on each SimObject when restoring from a checkpoint. More... | |
| virtual void | initState () |
| initState() is called on each SimObject when not restoring from a checkpoint. More... | |
| virtual void | regProbePoints () |
| Register probe points for this object. More... | |
| virtual void | regProbeListeners () |
| Register probe listeners for this object. More... | |
| ProbeManager * | getProbeManager () |
| Get the probe manager for this object. More... | |
| virtual Port & | getPort (const std::string &if_name, PortID idx=InvalidPortID) |
| Get a port with a given name and index. More... | |
| virtual void | startup () |
| startup() is the final initialization call before simulation. More... | |
| DrainState | drain () override |
| Provide a default implementation of the drain interface for objects that don't need draining. More... | |
| virtual void | memWriteback () |
| Write back dirty buffers to memory using functional writes. More... | |
| void | serialize (CheckpointOut &cp) const override |
| Serialize an object. More... | |
| void | unserialize (CheckpointIn &cp) override |
| Unserialize an object. More... | |
Public Member Functions inherited from gem5::EventManager | |
| EventQueue * | eventQueue () const |
| void | schedule (Event &event, Tick when) |
| void | deschedule (Event &event) |
| void | reschedule (Event &event, Tick when, bool always=false) |
| void | schedule (Event *event, Tick when) |
| void | deschedule (Event *event) |
| void | reschedule (Event *event, Tick when, bool always=false) |
| void | wakeupEventQueue (Tick when=(Tick) -1) |
| This function is not needed by the usual gem5 event loop but may be necessary in derived EventQueues which host gem5 on other schedulers. More... | |
| void | setCurTick (Tick newVal) |
| EventManager (EventManager &em) | |
| Event manger manages events in the event queue. More... | |
| EventManager (EventManager *em) | |
| EventManager (EventQueue *eq) | |
Public Member Functions inherited from gem5::Serializable | |
| Serializable () | |
| virtual | ~Serializable () |
| void | serializeSection (CheckpointOut &cp, const char *name) const |
| Serialize an object into a new section. More... | |
| void | serializeSection (CheckpointOut &cp, const std::string &name) const |
| void | unserializeSection (CheckpointIn &cp, const char *name) |
| Unserialize an a child object. More... | |
| void | unserializeSection (CheckpointIn &cp, const std::string &name) |
Public Member Functions inherited from gem5::Drainable | |
| DrainState | drainState () const |
| Return the current drain state of an object. More... | |
| virtual void | notifyFork () |
| Notify a child process of a fork. More... | |
Public Member Functions inherited from gem5::statistics::Group | |
| Group (Group *parent, const char *name=nullptr) | |
| Construct a new statistics group. More... | |
| virtual | ~Group () |
| virtual void | regStats () |
| Callback to set stat parameters. More... | |
| virtual void | resetStats () |
| Callback to reset stats. More... | |
| virtual void | preDumpStats () |
| Callback before stats are dumped. More... | |
| void | addStat (statistics::Info *info) |
| Register a stat with this group. More... | |
| const std::map< std::string, Group * > & | getStatGroups () const |
| Get all child groups associated with this object. More... | |
| const std::vector< Info * > & | getStats () const |
| Get all stats associated with this object. More... | |
| void | addStatGroup (const char *name, Group *block) |
| Add a stat block as a child of this block. More... | |
| const Info * | resolveStat (std::string name) const |
| Resolve a stat by its name within this group. More... | |
| void | mergeStatGroup (Group *block) |
| Merge the contents (stats & children) of a block to this block. More... | |
| Group ()=delete | |
| Group (const Group &)=delete | |
| Group & | operator= (const Group &)=delete |
Public Member Functions inherited from gem5::Named | |
| Named (const std::string &name_) | |
| virtual | ~Named ()=default |
| virtual std::string | name () const |
Public Attributes | |
| PMAChecker * | pma |
| PMP * | pmp |
Protected Attributes | |
| size_t | size |
| std::vector< TlbEntry > | tlb |
| TlbEntryTrie | trie |
| EntryList | freeList |
| uint64_t | lruSeq |
| Walker * | walker |
| gem5::RiscvISA::TLB::TlbStats | stats |
Protected Attributes inherited from gem5::BaseTLB | |
| TypeTLB | _type |
| BaseTLB * | _nextLevel |
Protected Attributes inherited from gem5::SimObject | |
| const SimObjectParams & | _params |
| Cached copy of the object parameters. More... | |
Protected Attributes inherited from gem5::EventManager | |
| EventQueue * | eventq |
| A pointer to this object's event queue. More... | |
Private Types | |
| typedef std::list< TlbEntry * > | EntryList |
Private Member Functions | |
| uint64_t | nextSeq () |
| TlbEntry * | lookup (Addr vpn, uint16_t asid, BaseMMU::Mode mode, bool hidden) |
| void | evictLRU () |
| void | remove (size_t idx) |
| Fault | translate (const RequestPtr &req, ThreadContext *tc, BaseMMU::Translation *translation, BaseMMU::Mode mode, bool &delayed) |
| Fault | doTranslate (const RequestPtr &req, ThreadContext *tc, BaseMMU::Translation *translation, BaseMMU::Mode mode, bool &delayed) |
Additional Inherited Members | |
Static Public Member Functions inherited from gem5::SimObject | |
| static void | serializeAll (const std::string &cpt_dir) |
| Create a checkpoint by serializing all SimObjects in the system. More... | |
| static SimObject * | find (const char *name) |
| Find the SimObject with the given name and return a pointer to it. More... | |
| static void | setSimObjectResolver (SimObjectResolver *resolver) |
| There is a single object name resolver, and it is only set when simulation is restoring from checkpoints. More... | |
| static SimObjectResolver * | getSimObjectResolver () |
| There is a single object name resolver, and it is only set when simulation is restoring from checkpoints. More... | |
Static Public Member Functions inherited from gem5::Serializable | |
| static const std::string & | currentSection () |
| Gets the fully-qualified name of the active section. More... | |
| static void | generateCheckpointOut (const std::string &cpt_dir, std::ofstream &outstream) |
| Generate a checkpoint file so that the serialization can be routed to it. More... | |
Protected Member Functions inherited from gem5::BaseTLB | |
| BaseTLB (const BaseTLBParams &p) | |
Protected Member Functions inherited from gem5::Drainable | |
| Drainable () | |
| virtual | ~Drainable () |
| virtual void | drainResume () |
| Resume execution after a successful drain. More... | |
| void | signalDrainDone () const |
| Signal that an object is drained. More... | |
|
private |
| typedef RiscvTLBParams gem5::RiscvISA::TLB::Params |
| gem5::RiscvISA::TLB::TLB | ( | const Params & | p | ) |
| Fault gem5::TLB::checkPermissions | ( | STATUS | status, |
| PrivilegeMode | pmode, | ||
| Addr | vaddr, | ||
| BaseMMU::Mode | mode, | ||
| PTESv39 | pte | ||
| ) |
Definition at line 223 of file tlb.cc.
References DPRINTF, gem5::ArmISA::mode, gem5::NoFault, gem5::RiscvISA::PRV_S, gem5::RiscvISA::PRV_U, gem5::ArmISA::status, and gem5::MipsISA::vaddr.
| Fault gem5::TLB::createPagefault | ( | Addr | vaddr, |
| BaseMMU::Mode | mode | ||
| ) |
Definition at line 257 of file tlb.cc.
References gem5::RiscvISA::INST_PAGE, gem5::RiscvISA::LOAD_PAGE, gem5::ArmISA::mode, gem5::RiscvISA::STORE_PAGE, and gem5::MipsISA::vaddr.
|
overridevirtual |
Implements gem5::BaseTLB.
|
private |
Definition at line 278 of file tlb.cc.
References DPRINTF, gem5::ArmISA::e, gem5::ArmISA::mask, gem5::RiscvISA::MISCREG_SATP, gem5::MipsISA::MISCREG_STATUS, gem5::ArmISA::mode, gem5::NoFault, gem5::ArmISA::PageShift, gem5::ThreadContext::readMiscReg(), gem5::ArmISA::status, and gem5::MipsISA::vaddr.
|
private |
|
overridevirtual |
Do post-translation physical address finalization.
This method is used by some architectures that need post-translation massaging of physical addresses. For example, X86 uses this to remap physical addresses in the APIC range to a range of physical memory not normally available to real x86 implementations.
| req | Request to updated in-place. |
| tc | Thread context that created the request. |
| mode | Request type (read/write/execute). |
Implements gem5::BaseTLB.
|
overridevirtual |
Remove all entries from the TLB.
Implements gem5::BaseTLB.
| PrivilegeMode gem5::TLB::getMemPriv | ( | ThreadContext * | tc, |
| BaseMMU::Mode | mode | ||
| ) |
Definition at line 326 of file tlb.cc.
References gem5::RiscvISA::MISCREG_PRV, gem5::MipsISA::MISCREG_STATUS, gem5::ArmISA::mode, gem5::ThreadContext::readMiscReg(), and gem5::ArmISA::status.
|
overridevirtual |
Get the table walker port.
This is used for migrating port connections during a CPU takeOverFrom() call. For architectures that do not have a table walker, NULL is returned, hence the use of a pointer rather than a reference. For RISC-V this method will always return a valid port pointer.
Reimplemented from gem5::BaseTLB.
| Walker* gem5::RiscvISA::TLB::getWalker | ( | ) |
|
private |
Definition at line 109 of file tlb.cc.
References gem5::ArmISA::asid, gem5::buildKey(), DPRINTF, gem5::RiscvISA::TlbEntry::lruSeq, gem5::ArmISA::mode, and gem5::RiscvISA::TlbEntry::paddr.
|
inlineprivate |
|
private |
Definition at line 210 of file tlb.cc.
References gem5::ArmISA::asid, DPRINTF, gem5::ArmISA::tlb, and gem5::MipsISA::vaddr.
|
overridevirtual |
Serialize an object.
Output an object's state into the current checkpoint section.
| cp | Checkpoint state |
Implements gem5::Serializable.
|
inlineoverridevirtual |
|
private |
we simply set the virtual address to physical address
Definition at line 336 of file tlb.cc.
References gem5::bits(), gem5::FullSystem, gem5::ThreadContext::getProcessPtr(), gem5::RiscvISA::INST_ACCESS, gem5::RiscvISA::LOAD_ACCESS, gem5::RiscvISA::MISCREG_SATP, gem5::ArmISA::mode, gem5::NoFault, gem5::MipsISA::p, gem5::RiscvISA::PRV_M, gem5::ThreadContext::readMiscReg(), and gem5::RiscvISA::STORE_ACCESS.
|
overridevirtual |
Implements gem5::BaseTLB.
|
overridevirtual |
Reimplemented from gem5::BaseTLB.
|
overridevirtual |
Implements gem5::BaseTLB.
| Addr gem5::TLB::translateWithTLB | ( | Addr | vaddr, |
| uint16_t | asid, | ||
| BaseMMU::Mode | mode | ||
| ) |
Definition at line 270 of file tlb.cc.
References gem5::ArmISA::asid, gem5::ArmISA::e, gem5::ArmISA::mask, gem5::ArmISA::mode, gem5::ArmISA::PageShift, and gem5::MipsISA::vaddr.
|
overridevirtual |
Unserialize an object.
Read an object's state from the current checkpoint section.
| cp | Checkpoint state |
Implements gem5::Serializable.
|
protected |
| PMAChecker* gem5::RiscvISA::TLB::pma |
|
protected |
|
protected |
|
protected |