gem5 v23.0.0.1
Loading...
Searching...
No Matches
unknown.hh
Go to the documentation of this file.
1/*
2 * Copyright (c) 2015 RISC-V Foundation
3 * Copyright (c) 2017 The University of Virginia
4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are
8 * met: redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer;
10 * redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution;
13 * neither the name of the copyright holders nor the names of its
14 * contributors may be used to endorse or promote products derived from
15 * this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 */
29
30#ifndef __ARCH_RISCV_UNKNOWN_INST_HH__
31#define __ARCH_RISCV_UNKNOWN_INST_HH__
32
33#include <memory>
34#include <string>
35
36#include "arch/riscv/faults.hh"
38#include "cpu/exec_context.hh"
39#include "cpu/static_inst.hh"
40
41namespace gem5
42{
43
44namespace RiscvISA
45{
46
53{
54 public:
56 : RiscvStaticInst("unknown", _machInst, No_OpClass)
57 {}
58
59 Fault
61 {
62 return std::make_shared<UnknownInstFault>(machInst.instBits);
63 }
64
65 std::string
67 Addr pc, const loader::SymbolTable *symtab) const override
68 {
69 return csprintf("unknown opcode %#02x", machInst.opcode);
70 }
71};
72
73} // namespace RiscvISA
74} // namespace gem5
75
76#endif // __ARCH_RISCV_UNKNOWN_INST_HH__
The ExecContext is an abstract base class the provides the interface used by the ISA to manipulate th...
Base class for all RISC-V static instructions.
Static instruction class for unknown (illegal) instructions.
Definition unknown.hh:53
Unknown(ExtMachInst _machInst)
Definition unknown.hh:55
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition unknown.hh:66
Fault execute(ExecContext *, trace::InstRecord *) const override
Definition unknown.hh:60
Bitfield< 4 > pc
Reference material can be found at the JEDEC website: UFS standard http://www.jedec....
std::shared_ptr< FaultBase > Fault
Definition types.hh:249
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition types.hh:147
std::string csprintf(const char *format, const Args &...args)
Definition cprintf.hh:161
struct gem5::X86ISA::ExtMachInst::@32 opcode

Generated on Mon Jul 10 2023 15:32:00 for gem5 by doxygen 1.9.7