gem5
[DEVELOP-FOR-23.0]
|
#include <op_encodings.hh>
Public Member Functions | |
Inst_FLAT (InFmt_FLAT *, const std::string &opcode) | |
~Inst_FLAT () | |
int | instSize () const override |
void | generateDisassembly () override |
void | initOperandInfo () override |
![]() | |
GCN3GPUStaticInst (const std::string &opcode) | |
~GCN3GPUStaticInst () | |
bool | isFlatScratchRegister (int opIdx) override |
bool | isExecMaskRegister (int opIdx) override |
int | getOperandSize (int opIdx) override |
int | coalescerTokenCount () const override |
Return the number of tokens needed by the coalescer. More... | |
ScalarRegU32 | srcLiteral () const override |
![]() | |
GPUStaticInst (const std::string &opcode) | |
virtual | ~GPUStaticInst () |
void | instAddr (int inst_addr) |
int | instAddr () const |
int | nextInstAddr () const |
void | instNum (int num) |
int | instNum () |
void | ipdInstNum (int num) |
int | ipdInstNum () const |
void | initDynOperandInfo (Wavefront *wf, ComputeUnit *cu) |
virtual void | execute (GPUDynInstPtr gpuDynInst)=0 |
const std::string & | disassemble () |
virtual int | getNumOperands ()=0 |
virtual int | numDstRegOperands ()=0 |
virtual int | numSrcRegOperands ()=0 |
int | numSrcVecOperands () |
int | numDstVecOperands () |
int | numSrcVecDWords () |
int | numDstVecDWords () |
int | numSrcScalarOperands () |
int | numDstScalarOperands () |
int | numSrcScalarDWords () |
int | numDstScalarDWords () |
int | maxOperandSize () |
bool | isALU () const |
bool | isBranch () const |
bool | isCondBranch () const |
bool | isNop () const |
bool | isReturn () const |
bool | isEndOfKernel () const |
bool | isKernelLaunch () const |
bool | isSDWAInst () const |
bool | isDPPInst () const |
bool | isUnconditionalJump () const |
bool | isSpecialOp () const |
bool | isWaitcnt () const |
bool | isSleep () const |
bool | isBarrier () const |
bool | isMemSync () const |
bool | isMemRef () const |
bool | isFlat () const |
bool | isFlatGlobal () const |
bool | isLoad () const |
bool | isStore () const |
bool | isAtomic () const |
bool | isAtomicNoRet () const |
bool | isAtomicRet () const |
bool | isScalar () const |
bool | readsSCC () const |
bool | writesSCC () const |
bool | readsVCC () const |
bool | writesVCC () const |
bool | readsEXEC () const |
bool | writesEXEC () const |
bool | readsMode () const |
bool | writesMode () const |
bool | ignoreExec () const |
bool | isAtomicAnd () const |
bool | isAtomicOr () const |
bool | isAtomicXor () const |
bool | isAtomicCAS () const |
bool | isAtomicExch () const |
bool | isAtomicAdd () const |
bool | isAtomicSub () const |
bool | isAtomicInc () const |
bool | isAtomicDec () const |
bool | isAtomicMax () const |
bool | isAtomicMin () const |
bool | isArgLoad () const |
bool | isGlobalMem () const |
bool | isLocalMem () const |
bool | isArgSeg () const |
bool | isGlobalSeg () const |
bool | isGroupSeg () const |
bool | isKernArgSeg () const |
bool | isPrivateSeg () const |
bool | isReadOnlySeg () const |
bool | isSpillSeg () const |
bool | isGloballyCoherent () const |
Coherence domain of a memory instruction. More... | |
bool | isSystemCoherent () const |
bool | isF16 () const |
bool | isF32 () const |
bool | isF64 () const |
bool | isFMA () const |
bool | isMAC () const |
bool | isMAD () const |
virtual void | initiateAcc (GPUDynInstPtr gpuDynInst) |
virtual void | completeAcc (GPUDynInstPtr gpuDynInst) |
virtual uint32_t | getTargetPc () |
void | setFlag (Flags flag) |
const std::string & | opcode () const |
const std::vector< OperandInfo > & | srcOperands () const |
const std::vector< OperandInfo > & | dstOperands () const |
const std::vector< OperandInfo > & | srcVecRegOperands () const |
const std::vector< OperandInfo > & | dstVecRegOperands () const |
const std::vector< OperandInfo > & | srcScalarRegOperands () const |
const std::vector< OperandInfo > & | dstScalarRegOperands () const |
Protected Member Functions | |
template<typename T > | |
void | initMemRead (GPUDynInstPtr gpuDynInst) |
template<int N> | |
void | initMemRead (GPUDynInstPtr gpuDynInst) |
template<typename T > | |
void | initMemWrite (GPUDynInstPtr gpuDynInst) |
template<int N> | |
void | initMemWrite (GPUDynInstPtr gpuDynInst) |
template<typename T > | |
void | initAtomicAccess (GPUDynInstPtr gpuDynInst) |
void | calcAddr (GPUDynInstPtr gpuDynInst, ConstVecOperandU64 &addr) |
![]() | |
void | panicUnimplemented () const |
Protected Attributes | |
InFmt_FLAT | instData |
InFmt_FLAT_1 | extData |
![]() | |
ScalarRegU32 | _srcLiteral |
if the instruction has a src literal - an immediate value that is part of the instruction stream - we store that here More... | |
![]() | |
const std::string | _opcode |
std::string | disassembly |
int | _instNum |
int | _instAddr |
std::vector< OperandInfo > | srcOps |
std::vector< OperandInfo > | dstOps |
Additional Inherited Members | |
![]() | |
enum | OpType { SRC_VEC, SRC_SCALAR, DST_VEC, DST_SCALAR } |
typedef int(RegisterManager::* | MapRegFn) (Wavefront *, int) |
![]() | |
enums::StorageClassType | executed_as |
![]() | |
static uint64_t | dynamic_id_count |
Definition at line 787 of file op_encodings.hh.
gem5::Gcn3ISA::Inst_FLAT::Inst_FLAT | ( | InFmt_FLAT * | iFmt, |
const std::string & | opcode | ||
) |
Definition at line 1511 of file op_encodings.cc.
References gem5::Gcn3ISA::GCN3GPUStaticInst::_srcLiteral, extData, gem5::Gcn3ISA::InFmt_FLAT::GLC, instData, gem5::GPUStaticInst::setFlag(), and gem5::Gcn3ISA::InFmt_FLAT::SLC.
gem5::Gcn3ISA::Inst_FLAT::~Inst_FLAT | ( | ) |
Definition at line 1528 of file op_encodings.cc.
|
inlineprotected |
Definition at line 907 of file op_encodings.hh.
References gem5::X86ISA::addr, and gem5::Gcn3ISA::NumVecElemPerVecReg().
Referenced by gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_UBYTE::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_SBYTE::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_USHORT::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_DWORD::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_DWORDX2::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_DWORDX3::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_DWORDX4::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_STORE_BYTE::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_STORE_SHORT::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_STORE_DWORD::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_STORE_DWORDX2::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_STORE_DWORDX3::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_STORE_DWORDX4::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SWAP::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_CMPSWAP::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_ADD::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SUB::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_INC::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_DEC::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_CMPSWAP_X2::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_ADD_X2::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SUB_X2::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_INC_X2::execute(), and gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_DEC_X2::execute().
|
overridevirtual |
Reimplemented from gem5::Gcn3ISA::GCN3GPUStaticInst.
Definition at line 1576 of file op_encodings.cc.
References gem5::GPUStaticInst::_opcode, gem5::Gcn3ISA::InFmt_FLAT_1::ADDR, gem5::Gcn3ISA::InFmt_FLAT_1::DATA, gem5::GPUStaticInst::disassembly, extData, gem5::GPUStaticInst::isLoad(), gem5::GPUStaticInst::isStore(), and gem5::Gcn3ISA::InFmt_FLAT_1::VDST.
|
inlineprotected |
Definition at line 881 of file op_encodings.hh.
References gem5::Wavefront::ldsChunk, gem5::Gcn3ISA::NumVecElemPerVecReg(), gem5::LdsChunk::read(), gem5::MemCmd::SwapReq, gem5::MipsISA::vaddr, and gem5::LdsChunk::write().
|
inlineprotected |
Definition at line 801 of file op_encodings.hh.
References gem5::Wavefront::ldsChunk, gem5::Gcn3ISA::NumVecElemPerVecReg(), gem5::LdsChunk::read(), gem5::MemCmd::ReadReq, and gem5::MipsISA::vaddr.
|
inlineprotected |
Definition at line 819 of file op_encodings.hh.
References gem5::ArmISA::i, gem5::Wavefront::ldsChunk, gem5::Gcn3ISA::NumVecElemPerVecReg(), gem5::LdsChunk::read(), gem5::MemCmd::ReadReq, and gem5::MipsISA::vaddr.
|
inlineprotected |
Definition at line 841 of file op_encodings.hh.
References gem5::Wavefront::ldsChunk, gem5::Gcn3ISA::NumVecElemPerVecReg(), gem5::MipsISA::vaddr, gem5::LdsChunk::write(), and gem5::MemCmd::WriteReq.
|
inlineprotected |
Definition at line 859 of file op_encodings.hh.
References gem5::ArmISA::i, gem5::Wavefront::ldsChunk, gem5::Gcn3ISA::NumVecElemPerVecReg(), gem5::MipsISA::vaddr, gem5::LdsChunk::write(), and gem5::MemCmd::WriteReq.
|
overridevirtual |
Reimplemented from gem5::Gcn3ISA::GCN3GPUStaticInst.
Definition at line 1533 of file op_encodings.cc.
References gem5::Gcn3ISA::InFmt_FLAT_1::ADDR, gem5::Gcn3ISA::InFmt_FLAT_1::DATA, gem5::GPUStaticInst::dstOps, extData, gem5::GPUStaticInst::getNumOperands(), gem5::Gcn3ISA::GCN3GPUStaticInst::getOperandSize(), gem5::GPUStaticInst::isAtomic(), gem5::GPUStaticInst::numDstRegOperands(), gem5::GPUStaticInst::numSrcRegOperands(), gem5::X86ISA::reg, gem5::GPUStaticInst::srcOps, and gem5::Gcn3ISA::InFmt_FLAT_1::VDST.
|
overridevirtual |
Implements gem5::GPUStaticInst.
Definition at line 1570 of file op_encodings.cc.
|
protected |
Definition at line 920 of file op_encodings.hh.
Referenced by gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_UBYTE::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_SBYTE::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_USHORT::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_DWORD::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_DWORDX2::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_DWORDX3::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_DWORDX4::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SWAP::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_CMPSWAP::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_ADD::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SUB::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_INC::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_DEC::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_CMPSWAP_X2::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_ADD_X2::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SUB_X2::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_INC_X2::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_DEC_X2::completeAcc(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_UBYTE::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_SBYTE::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_USHORT::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_DWORD::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_DWORDX2::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_DWORDX3::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_LOAD_DWORDX4::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_STORE_BYTE::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_STORE_SHORT::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_STORE_DWORD::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_STORE_DWORDX2::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_STORE_DWORDX3::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_STORE_DWORDX4::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SWAP::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_CMPSWAP::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_ADD::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SUB::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_INC::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_DEC::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_CMPSWAP_X2::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_ADD_X2::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SUB_X2::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_INC_X2::execute(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_DEC_X2::execute(), generateDisassembly(), initOperandInfo(), and Inst_FLAT().
|
protected |
Definition at line 918 of file op_encodings.hh.
Referenced by Inst_FLAT(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_ADD::Inst_FLAT__FLAT_ATOMIC_ADD(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_ADD_X2::Inst_FLAT__FLAT_ATOMIC_ADD_X2(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_AND::Inst_FLAT__FLAT_ATOMIC_AND(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_AND_X2::Inst_FLAT__FLAT_ATOMIC_AND_X2(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_CMPSWAP_X2::Inst_FLAT__FLAT_ATOMIC_CMPSWAP_X2(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_DEC::Inst_FLAT__FLAT_ATOMIC_DEC(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_DEC_X2::Inst_FLAT__FLAT_ATOMIC_DEC_X2(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_INC::Inst_FLAT__FLAT_ATOMIC_INC(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_INC_X2::Inst_FLAT__FLAT_ATOMIC_INC_X2(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_OR::Inst_FLAT__FLAT_ATOMIC_OR(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_OR_X2::Inst_FLAT__FLAT_ATOMIC_OR_X2(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SMAX::Inst_FLAT__FLAT_ATOMIC_SMAX(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SMAX_X2::Inst_FLAT__FLAT_ATOMIC_SMAX_X2(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SMIN::Inst_FLAT__FLAT_ATOMIC_SMIN(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SMIN_X2::Inst_FLAT__FLAT_ATOMIC_SMIN_X2(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SUB::Inst_FLAT__FLAT_ATOMIC_SUB(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SUB_X2::Inst_FLAT__FLAT_ATOMIC_SUB_X2(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SWAP::Inst_FLAT__FLAT_ATOMIC_SWAP(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_SWAP_X2::Inst_FLAT__FLAT_ATOMIC_SWAP_X2(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_UMAX::Inst_FLAT__FLAT_ATOMIC_UMAX(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_UMAX_X2::Inst_FLAT__FLAT_ATOMIC_UMAX_X2(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_UMIN::Inst_FLAT__FLAT_ATOMIC_UMIN(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_UMIN_X2::Inst_FLAT__FLAT_ATOMIC_UMIN_X2(), gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_XOR::Inst_FLAT__FLAT_ATOMIC_XOR(), and gem5::Gcn3ISA::Inst_FLAT__FLAT_ATOMIC_XOR_X2::Inst_FLAT__FLAT_ATOMIC_XOR_X2().