gem5
[DEVELOP-FOR-23.0]
|
#include <op_encodings.hh>
Public Member Functions | |
Inst_VOP1 (InFmt_VOP1 *, const std::string &opcode) | |
~Inst_VOP1 () | |
int | instSize () const override |
void | generateDisassembly () override |
void | initOperandInfo () override |
![]() | |
GCN3GPUStaticInst (const std::string &opcode) | |
~GCN3GPUStaticInst () | |
bool | isFlatScratchRegister (int opIdx) override |
bool | isExecMaskRegister (int opIdx) override |
int | getOperandSize (int opIdx) override |
int | coalescerTokenCount () const override |
Return the number of tokens needed by the coalescer. More... | |
ScalarRegU32 | srcLiteral () const override |
![]() | |
GPUStaticInst (const std::string &opcode) | |
virtual | ~GPUStaticInst () |
void | instAddr (int inst_addr) |
int | instAddr () const |
int | nextInstAddr () const |
void | instNum (int num) |
int | instNum () |
void | ipdInstNum (int num) |
int | ipdInstNum () const |
void | initDynOperandInfo (Wavefront *wf, ComputeUnit *cu) |
virtual void | execute (GPUDynInstPtr gpuDynInst)=0 |
const std::string & | disassemble () |
virtual int | getNumOperands ()=0 |
virtual int | numDstRegOperands ()=0 |
virtual int | numSrcRegOperands ()=0 |
int | numSrcVecOperands () |
int | numDstVecOperands () |
int | numSrcVecDWords () |
int | numDstVecDWords () |
int | numSrcScalarOperands () |
int | numDstScalarOperands () |
int | numSrcScalarDWords () |
int | numDstScalarDWords () |
int | maxOperandSize () |
bool | isALU () const |
bool | isBranch () const |
bool | isCondBranch () const |
bool | isNop () const |
bool | isReturn () const |
bool | isEndOfKernel () const |
bool | isKernelLaunch () const |
bool | isSDWAInst () const |
bool | isDPPInst () const |
bool | isUnconditionalJump () const |
bool | isSpecialOp () const |
bool | isWaitcnt () const |
bool | isSleep () const |
bool | isBarrier () const |
bool | isMemSync () const |
bool | isMemRef () const |
bool | isFlat () const |
bool | isFlatGlobal () const |
bool | isLoad () const |
bool | isStore () const |
bool | isAtomic () const |
bool | isAtomicNoRet () const |
bool | isAtomicRet () const |
bool | isScalar () const |
bool | readsSCC () const |
bool | writesSCC () const |
bool | readsVCC () const |
bool | writesVCC () const |
bool | readsEXEC () const |
bool | writesEXEC () const |
bool | readsMode () const |
bool | writesMode () const |
bool | ignoreExec () const |
bool | isAtomicAnd () const |
bool | isAtomicOr () const |
bool | isAtomicXor () const |
bool | isAtomicCAS () const |
bool | isAtomicExch () const |
bool | isAtomicAdd () const |
bool | isAtomicSub () const |
bool | isAtomicInc () const |
bool | isAtomicDec () const |
bool | isAtomicMax () const |
bool | isAtomicMin () const |
bool | isArgLoad () const |
bool | isGlobalMem () const |
bool | isLocalMem () const |
bool | isArgSeg () const |
bool | isGlobalSeg () const |
bool | isGroupSeg () const |
bool | isKernArgSeg () const |
bool | isPrivateSeg () const |
bool | isReadOnlySeg () const |
bool | isSpillSeg () const |
bool | isGloballyCoherent () const |
Coherence domain of a memory instruction. More... | |
bool | isSystemCoherent () const |
bool | isF16 () const |
bool | isF32 () const |
bool | isF64 () const |
bool | isFMA () const |
bool | isMAC () const |
bool | isMAD () const |
virtual void | initiateAcc (GPUDynInstPtr gpuDynInst) |
virtual void | completeAcc (GPUDynInstPtr gpuDynInst) |
virtual uint32_t | getTargetPc () |
void | setFlag (Flags flag) |
const std::string & | opcode () const |
const std::vector< OperandInfo > & | srcOperands () const |
const std::vector< OperandInfo > & | dstOperands () const |
const std::vector< OperandInfo > & | srcVecRegOperands () const |
const std::vector< OperandInfo > & | dstVecRegOperands () const |
const std::vector< OperandInfo > & | srcScalarRegOperands () const |
const std::vector< OperandInfo > & | dstScalarRegOperands () const |
Protected Attributes | |
InFmt_VOP1 | instData |
InstFormat | extData |
uint32_t | varSize |
![]() | |
ScalarRegU32 | _srcLiteral |
if the instruction has a src literal - an immediate value that is part of the instruction stream - we store that here More... | |
![]() | |
const std::string | _opcode |
std::string | disassembly |
int | _instNum |
int | _instAddr |
std::vector< OperandInfo > | srcOps |
std::vector< OperandInfo > | dstOps |
Private Member Functions | |
bool | hasSecondDword (InFmt_VOP1 *) |
Additional Inherited Members | |
![]() | |
enum | OpType { SRC_VEC, SRC_SCALAR, DST_VEC, DST_SCALAR } |
typedef int(RegisterManager::* | MapRegFn) (Wavefront *, int) |
![]() | |
enums::StorageClassType | executed_as |
![]() | |
static uint64_t | dynamic_id_count |
![]() | |
void | panicUnimplemented () const |
Definition at line 279 of file op_encodings.hh.
gem5::Gcn3ISA::Inst_VOP1::Inst_VOP1 | ( | InFmt_VOP1 * | iFmt, |
const std::string & | opcode | ||
) |
Definition at line 723 of file op_encodings.cc.
References gem5::Gcn3ISA::GCN3GPUStaticInst::_srcLiteral, extData, hasSecondDword(), instData, gem5::Gcn3ISA::REG_SRC_DPP, gem5::Gcn3ISA::REG_SRC_SWDA, gem5::GPUStaticInst::setFlag(), gem5::Gcn3ISA::InFmt_VOP1::SRC0, and varSize.
gem5::Gcn3ISA::Inst_VOP1::~Inst_VOP1 | ( | ) |
Definition at line 743 of file op_encodings.cc.
|
overridevirtual |
Reimplemented from gem5::Gcn3ISA::GCN3GPUStaticInst.
Definition at line 796 of file op_encodings.cc.
References gem5::GPUStaticInst::_opcode, gem5::Gcn3ISA::GCN3GPUStaticInst::_srcLiteral, gem5::GPUStaticInst::disassembly, instData, gem5::Gcn3ISA::opSelectorToRegSym(), gem5::Gcn3ISA::REG_SRC_DPP, gem5::Gcn3ISA::REG_SRC_LITERAL, gem5::Gcn3ISA::REG_SRC_SWDA, gem5::Gcn3ISA::InFmt_VOP1::SRC0, and gem5::Gcn3ISA::InFmt_VOP1::VDST.
|
private |
Definition at line 777 of file op_encodings.cc.
References gem5::Gcn3ISA::REG_SRC_DPP, gem5::Gcn3ISA::REG_SRC_LITERAL, gem5::Gcn3ISA::REG_SRC_SWDA, and gem5::Gcn3ISA::InFmt_VOP1::SRC0.
Referenced by Inst_VOP1().
|
overridevirtual |
Reimplemented from gem5::Gcn3ISA::GCN3GPUStaticInst.
Definition at line 748 of file op_encodings.cc.
References gem5::GPUStaticInst::dstOps, gem5::Gcn3ISA::GCN3GPUStaticInst::getOperandSize(), instData, gem5::Gcn3ISA::isScalarReg(), gem5::Gcn3ISA::isVectorReg(), gem5::GPUStaticInst::numDstRegOperands(), gem5::GPUStaticInst::numSrcRegOperands(), gem5::X86ISA::reg, gem5::Gcn3ISA::InFmt_VOP1::SRC0, gem5::GPUStaticInst::srcOps, and gem5::Gcn3ISA::InFmt_VOP1::VDST.
|
overridevirtual |
|
protected |
Definition at line 294 of file op_encodings.hh.
Referenced by gem5::Gcn3ISA::Inst_VOP1__V_MOV_B32::execute(), and Inst_VOP1().
|
protected |
Definition at line 292 of file op_encodings.hh.
Referenced by gem5::Gcn3ISA::Inst_VOP1__V_MOV_B32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_READFIRSTLANE_B32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_I32_F64::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_F64_I32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_F32_I32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_F32_U32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_U32_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_I32_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_RPI_I32_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_FLR_I32_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_F32_F64::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_F64_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_F32_UBYTE0::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_F32_UBYTE1::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_F32_UBYTE2::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_F32_UBYTE3::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_U32_F64::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CVT_F64_U32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_TRUNC_F64::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CEIL_F64::execute(), gem5::Gcn3ISA::Inst_VOP1__V_RNDNE_F64::execute(), gem5::Gcn3ISA::Inst_VOP1__V_FLOOR_F64::execute(), gem5::Gcn3ISA::Inst_VOP1__V_FRACT_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_TRUNC_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_CEIL_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_RNDNE_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_FLOOR_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_EXP_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_LOG_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_RCP_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_RCP_IFLAG_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_RSQ_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_RCP_F64::execute(), gem5::Gcn3ISA::Inst_VOP1__V_RSQ_F64::execute(), gem5::Gcn3ISA::Inst_VOP1__V_SQRT_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_SQRT_F64::execute(), gem5::Gcn3ISA::Inst_VOP1__V_SIN_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_COS_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_NOT_B32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_BFREV_B32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_FFBH_U32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_FFBL_B32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_FFBH_I32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_FREXP_EXP_I32_F64::execute(), gem5::Gcn3ISA::Inst_VOP1__V_FREXP_MANT_F64::execute(), gem5::Gcn3ISA::Inst_VOP1__V_FRACT_F64::execute(), gem5::Gcn3ISA::Inst_VOP1__V_FREXP_EXP_I32_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_FREXP_MANT_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_EXP_LEGACY_F32::execute(), gem5::Gcn3ISA::Inst_VOP1__V_LOG_LEGACY_F32::execute(), generateDisassembly(), initOperandInfo(), and Inst_VOP1().
|
protected |
Definition at line 295 of file op_encodings.hh.
Referenced by Inst_VOP1(), and instSize().