gem5  [DEVELOP-FOR-23.0]
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
tb.h
Go to the documentation of this file.
1 /*****************************************************************************
2 
3  Licensed to Accellera Systems Initiative Inc. (Accellera) under one or
4  more contributor license agreements. See the NOTICE file distributed
5  with this work for additional information regarding copyright ownership.
6  Accellera licenses this file to you under the Apache License, Version 2.0
7  (the "License"); you may not use this file except in compliance with the
8  License. You may obtain a copy of the License at
9 
10  http://www.apache.org/licenses/LICENSE-2.0
11 
12  Unless required by applicable law or agreed to in writing, software
13  distributed under the License is distributed on an "AS IS" BASIS,
14  WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or
15  implied. See the License for the specific language governing
16  permissions and limitations under the License.
17 
18  *****************************************************************************/
19 
20 /*****************************************************************************
21 
22  tb.h --
23 
24  Original Author: Martin Janssen, Synopsys, Inc., 2002-02-15
25 
26  *****************************************************************************/
27 
28 /*****************************************************************************
29 
30  MODIFICATION LOG - modifiers, enter your name, affiliation, date and
31  changes you are making here.
32 
33  Name, Affiliation, Date:
34  Description of Modification:
35 
36  *****************************************************************************/
37 
38 /* Common interface file for test bench
39  Author: PRP
40  */
41 
43 {
44  SC_HAS_PROCESS( tb );
45 
46  sc_in_clk clk;
47 
48  // Output Reset Port
49  sc_signal<bool>& reset_sig;
50 
51  // Output Data Ports
52  sc_signal<int>& i1;
53  sc_signal<int>& i2;
54  sc_signal<int>& i3;
55  sc_signal<int>& i4;
56  sc_signal<int>& i5;
57 
58  // Output Control Ports
59  sc_signal<bool>& cont1;
60  sc_signal<bool>& cont2;
61  sc_signal<bool>& cont3;
62 
63  // Input Data Ports
64  const sc_signal<int>& o1;
65  const sc_signal<int>& o2;
66  const sc_signal<int>& o3;
67  const sc_signal<int>& o4;
68  const sc_signal<int>& o5;
69 
70  // Constructor
71  tb (
72  sc_module_name NAME,
73  sc_clock& CLK,
74 
75  sc_signal<bool>& RESET_SIG,
76 
77  sc_signal<int>& I1,
78  sc_signal<int>& I2,
79  sc_signal<int>& I3,
80  sc_signal<int>& I4,
81  sc_signal<int>& I5,
82 
83  sc_signal<bool>& CONT1,
84  sc_signal<bool>& CONT2,
85  sc_signal<bool>& CONT3,
86 
87  const sc_signal<int>& O1,
88  const sc_signal<int>& O2,
89  const sc_signal<int>& O3,
90  const sc_signal<int>& O4,
91  const sc_signal<int>& O5)
92  : reset_sig(RESET_SIG), i1(I1), i2(I2),
93  i3(I3), i4(I4), i5(I5), cont1 (CONT1), cont2 (CONT2),
94  cont3 (CONT3), o1(O1), o2(O2), o3(O3), o4(O4), o5(O5)
95  {
96  clk(CLK);
97  SC_CTHREAD( entry, clk.pos() );
98  }
99 
100  void entry();
101 };
gem5::SparcISA::int_reg::I4
constexpr RegId I4
Definition: int.hh:125
gem5::SparcISA::int_reg::I3
constexpr RegId I3
Definition: int.hh:124
gem5::SparcISA::int_reg::O3
constexpr RegId O3
Definition: int.hh:104
sc_core::sc_in_clk
sc_in< bool > sc_in_clk
Definition: sc_clock.hh:116
SC_MODULE
SC_MODULE(tb)
Definition: tb.h:44
gem5::SparcISA::int_reg::O4
constexpr RegId O4
Definition: int.hh:105
gem5::SparcISA::int_reg::O2
constexpr RegId O2
Definition: int.hh:103
gem5::MipsISA::tb
Bitfield< 27 > tb
Definition: dt_constants.hh:77
SC_HAS_PROCESS
#define SC_HAS_PROCESS(name)
Definition: sc_module.hh:301
gem5::SparcISA::int_reg::I1
constexpr RegId I1
Definition: int.hh:122
SC_CTHREAD
#define SC_CTHREAD(name, clk)
Definition: sc_module.hh:323
gem5::SparcISA::int_reg::I5
constexpr RegId I5
Definition: int.hh:126
gem5::SparcISA::int_reg::I2
constexpr RegId I2
Definition: int.hh:123
gem5::SparcISA::int_reg::O5
constexpr RegId O5
Definition: int.hh:106
gem5::SparcISA::int_reg::O1
constexpr RegId O1
Definition: int.hh:102

Generated on Sun Jul 30 2023 01:57:03 for gem5 by doxygen 1.8.17