gem5  v20.0.0.2
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
gpu_isa.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2016-2018 Advanced Micro Devices, Inc.
3  * All rights reserved.
4  *
5  * For use for simulation and test purposes only
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions are met:
9  *
10  * 1. Redistributions of source code must retain the above copyright notice,
11  * this list of conditions and the following disclaimer.
12  *
13  * 2. Redistributions in binary form must reproduce the above copyright notice,
14  * this list of conditions and the following disclaimer in the documentation
15  * and/or other materials provided with the distribution.
16  *
17  * 3. Neither the name of the copyright holder nor the names of its
18  * contributors may be used to endorse or promote products derived from this
19  * software without specific prior written permission.
20  *
21  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
22  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
25  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31  * POSSIBILITY OF SUCH DAMAGE.
32  *
33  * Authors: Anthony Gutierrez
34  */
35 
36 #ifndef __ARCH_GCN3_GPU_ISA_HH__
37 #define __ARCH_GCN3_GPU_ISA_HH__
38 
39 #include <array>
40 
41 #include "arch/gcn3/registers.hh"
43 #include "gpu-compute/hsa_queue_entry.hh"
44 #include "gpu-compute/misc.hh"
45 
46 class Wavefront;
47 
48 namespace Gcn3ISA
49 {
50  class GPUISA
51  {
52  public:
53  GPUISA(Wavefront &wf);
54 
55  ScalarRegU32 readMiscReg(int opIdx) const;
56  void writeMiscReg(int opIdx, ScalarRegU32 operandVal);
57  bool hasScalarUnit() const { return true; }
58  void advancePC(GPUDynInstPtr gpuDynInst);
59 
60  private:
61  ScalarRegU32 readPosConstReg(int opIdx) const
62  {
63  return posConstRegs[opIdx - REG_INT_CONST_POS_MIN];
64  }
65 
66  ScalarRegU32 readNegConstReg(int opIdx) const
67  {
68  return *((ScalarRegU32*)
70  }
71 
72  static const std::array<const ScalarRegU32, NumPosConstRegs>
74  static const std::array<const ScalarRegI32, NumNegConstRegs>
76 
77  // parent wavefront
79 
80  // shader status bits
82  // memory descriptor reg
84  };
85 } // namespace Gcn3ISA
86 
87 #endif // __ARCH_GCN3_GPU_ISA_HH__
void writeMiscReg(int opIdx, ScalarRegU32 operandVal)
Definition: isa.cc:75
ScalarRegU32 readNegConstReg(int opIdx) const
Definition: gpu_isa.hh:66
Wavefront & wavefront
Definition: gpu_isa.hh:78
StatusReg statusReg
Definition: gpu_isa.hh:81
ScalarRegU32 readPosConstReg(int opIdx) const
Definition: gpu_isa.hh:61
std::shared_ptr< GPUDynInst > GPUDynInstPtr
Definition: misc.hh:46
classes that represnt vector/scalar operands in GCN3 ISA.
Definition: decoder.cc:44
void advancePC(GPUDynInstPtr gpuDynInst)
Definition: isa.cc:92
bool hasScalarUnit() const
Definition: gpu_isa.hh:57
uint32_t ScalarRegU32
Definition: registers.hh:154
GPUISA(Wavefront &wf)
Definition: isa.cc:45
static const std::array< const ScalarRegU32, NumPosConstRegs > posConstRegs
Definition: gpu_isa.hh:73
ScalarRegU32 m0
Definition: gpu_isa.hh:83
ScalarRegU32 readMiscReg(int opIdx) const
Definition: isa.cc:50
static const std::array< const ScalarRegI32, NumNegConstRegs > negConstRegs
Definition: gpu_isa.hh:75

Generated on Mon Jun 8 2020 15:34:40 for gem5 by doxygen 1.8.13