gem5
v20.1.0.0
systemc
tests
systemc
misc
unit
data
general
concat_port
concat_port.h
Go to the documentation of this file.
1
/*****************************************************************************
2
3
Licensed to Accellera Systems Initiative Inc. (Accellera) under one or
4
more contributor license agreements. See the NOTICE file distributed
5
with this work for additional information regarding copyright ownership.
6
Accellera licenses this file to you under the Apache License, Version 2.0
7
(the "License"); you may not use this file except in compliance with the
8
License. You may obtain a copy of the License at
9
10
http://www.apache.org/licenses/LICENSE-2.0
11
12
Unless required by applicable law or agreed to in writing, software
13
distributed under the License is distributed on an "AS IS" BASIS,
14
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or
15
implied. See the License for the specific language governing
16
permissions and limitations under the License.
17
18
*****************************************************************************/
19
20
/*****************************************************************************
21
22
concat_port.h --
23
24
Original Author: Martin Janssen, Synopsys, Inc., 2002-02-15
25
26
*****************************************************************************/
27
28
/*****************************************************************************
29
30
MODIFICATION LOG - modifiers, enter your name, affiliation, date and
31
changes you are making here.
32
33
Name, Affiliation, Date:
34
Description of Modification:
35
36
*****************************************************************************/
37
38
/**************************************/
39
/* Interface Filename: concat_port.h */
40
/**************************************/
41
42
#include "
common.h
"
43
44
SC_MODULE
( concat_port )
45
{
46
SC_HAS_PROCESS
( concat_port );
47
48
sc_in_clk
clk;
49
50
// Inputs
51
const
signal_bool_vector8
&
a
;
52
const
signal_bool_vector8
&
b
;
53
const
sc_signal<int>&
mode
;
54
const
sc_signal<bool>& ready;
55
// Outputs
56
signal_bool_vector8
&
c
;
57
signal_bool_vector16
&
d
;
58
sc_signal<bool>& done;
59
60
// Constructor
61
concat_port (sc_module_name NAME,
62
sc_clock& TICK,
63
const
signal_bool_vector8
& A,
64
const
signal_bool_vector8
& B,
65
const
sc_signal<int>& MODE,
66
const
sc_signal<bool>& READY,
67
signal_bool_vector8
& C,
68
signal_bool_vector16
& D,
69
sc_signal<bool>& DONE )
70
71
:
72
a
(A),
73
b
(B),
74
mode
(MODE),
75
ready (READY),
76
c
(C),
77
d
(D),
78
done (DONE)
79
80
{
81
clk (TICK);
82
SC_CTHREAD
( entry, clk.pos() );
83
}
84
85
void
entry();
86
};
common.h
ArmISA::a
Bitfield< 8 > a
Definition:
miscregs_types.hh:62
ArmISA::d
Bitfield< 9 > d
Definition:
miscregs_types.hh:60
ArmISA::mode
Bitfield< 4, 0 > mode
Definition:
miscregs_types.hh:70
sc_core::sc_in_clk
sc_in< bool > sc_in_clk
Definition:
sc_clock.hh:116
ArmISA::b
Bitfield< 7 > b
Definition:
miscregs_types.hh:376
SC_HAS_PROCESS
#define SC_HAS_PROCESS(name)
Definition:
sc_module.hh:297
SC_MODULE
SC_MODULE(concat_port)
Definition:
concat_port.h:44
SC_CTHREAD
#define SC_CTHREAD(name, clk)
Definition:
sc_module.hh:319
ArmISA::c
Bitfield< 29 > c
Definition:
miscregs_types.hh:50
signal_bool_vector8
sc_signal< sc_bv< 8 > > signal_bool_vector8
Definition:
common.h:43
signal_bool_vector16
sc_signal< sc_bv< 16 > > signal_bool_vector16
Definition:
common.h:44
Generated on Wed Sep 30 2020 14:02:18 for gem5 by
doxygen
1.8.17