gem5
v20.1.0.0
arch
riscv
insts
mem.cc
Go to the documentation of this file.
1
/*
2
* Copyright (c) 2015 RISC-V Foundation
3
* Copyright (c) 2017 The University of Virginia
4
* All rights reserved.
5
*
6
* Redistribution and use in source and binary forms, with or without
7
* modification, are permitted provided that the following conditions are
8
* met: redistributions of source code must retain the above copyright
9
* notice, this list of conditions and the following disclaimer;
10
* redistributions in binary form must reproduce the above copyright
11
* notice, this list of conditions and the following disclaimer in the
12
* documentation and/or other materials provided with the distribution;
13
* neither the name of the copyright holders nor the names of its
14
* contributors may be used to endorse or promote products derived from
15
* this software without specific prior written permission.
16
*
17
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28
*/
29
30
#include "
arch/riscv/insts/mem.hh
"
31
32
#include <sstream>
33
#include <string>
34
35
#include "
arch/riscv/insts/bitfields.hh
"
36
#include "
arch/riscv/insts/static_inst.hh
"
37
#include "
arch/riscv/utility.hh
"
38
#include "
cpu/static_inst.hh
"
39
40
using namespace
std
;
41
42
namespace
RiscvISA
43
{
44
45
string
46
Load::generateDisassembly(
Addr
pc
,
const
Loader::SymbolTable
*symtab)
const
47
{
48
stringstream
ss
;
49
ss
<< mnemonic <<
' '
<<
registerName
(_destRegIdx[0]) <<
", "
<<
50
offset
<<
'('
<<
registerName
(_srcRegIdx[0]) <<
')'
;
51
return
ss
.str();
52
}
53
54
string
55
Store::generateDisassembly(
Addr
pc
,
const
Loader::SymbolTable
*symtab)
const
56
{
57
stringstream
ss
;
58
ss
<< mnemonic <<
' '
<<
registerName
(_srcRegIdx[1]) <<
", "
<<
59
offset
<<
'('
<<
registerName
(_srcRegIdx[0]) <<
')'
;
60
return
ss
.str();
61
}
62
63
}
mem.hh
Loader::SymbolTable
Definition:
symtab.hh:59
RiscvISA
Definition:
fs_workload.cc:36
ArmISA::ss
Bitfield< 21 > ss
Definition:
miscregs_types.hh:56
MipsISA::pc
Bitfield< 4 > pc
Definition:
pra_constants.hh:240
static_inst.hh
static_inst.hh
Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition:
types.hh:142
std
Overload hash function for BasicBlockRange type.
Definition:
vec_reg.hh:587
RiscvISA::registerName
std::string registerName(RegId reg)
Definition:
utility.hh:139
utility.hh
bitfields.hh
ArmISA::offset
Bitfield< 23, 0 > offset
Definition:
types.hh:153
Generated on Wed Sep 30 2020 14:02:00 for gem5 by
doxygen
1.8.17