gem5
v20.1.0.0
gpu-compute
scalar_memory_pipeline.hh
Go to the documentation of this file.
1
/*
2
* Copyright (c) 2016-2017 Advanced Micro Devices, Inc.
3
* All rights reserved.
4
*
5
* For use for simulation and test purposes only
6
*
7
* Redistribution and use in source and binary forms, with or without
8
* modification, are permitted provided that the following conditions are met:
9
*
10
* 1. Redistributions of source code must retain the above copyright notice,
11
* this list of conditions and the following disclaimer.
12
*
13
* 2. Redistributions in binary form must reproduce the above copyright notice,
14
* this list of conditions and the following disclaimer in the documentation
15
* and/or other materials provided with the distribution.
16
*
17
* 3. Neither the name of the copyright holder nor the names of its
18
* contributors may be used to endorse or promote products derived from this
19
* software without specific prior written permission.
20
*
21
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
22
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
25
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31
* POSSIBILITY OF SUCH DAMAGE.
32
*
33
* Authors: John Kalamatianos
34
*/
35
36
#ifndef __GPU_COMPUTE_SCALAR_MEMORY_PIPELINE_HH__
37
#define __GPU_COMPUTE_SCALAR_MEMORY_PIPELINE_HH__
38
39
#include <queue>
40
#include <string>
41
42
#include "
gpu-compute/misc.hh
"
43
#include "params/ComputeUnit.hh"
44
#include "
sim/stats.hh
"
45
46
/*
47
* @file scalar_memory_pipeline.hh
48
*
49
* The scalar memory pipeline issues global memory packets
50
* from the scalar ALU to the DTLB and L1 Scalar Data Cache.
51
* The exec() method of the memory packet issues
52
* the packet to the DTLB if there is space available in the return fifo.
53
* This exec() method also retires previously issued loads and stores that have
54
* returned from the memory sub-system.
55
*/
56
57
class
ComputeUnit
;
58
59
class
ScalarMemPipeline
60
{
61
public
:
62
ScalarMemPipeline
(
const
ComputeUnitParams *
p
,
ComputeUnit
&cu);
63
void
exec
();
64
65
std::queue<GPUDynInstPtr> &
getGMReqFIFO
() {
return
issuedRequests
; }
66
std::queue<GPUDynInstPtr> &
getGMStRespFIFO
() {
return
returnedStores
; }
67
std::queue<GPUDynInstPtr> &
getGMLdRespFIFO
() {
return
returnedLoads
; }
68
69
bool
70
isGMLdRespFIFOWrRdy
()
const
71
{
72
return
returnedLoads
.size() <
queueSize
;
73
}
74
75
bool
76
isGMStRespFIFOWrRdy
()
const
77
{
78
return
returnedStores
.size() <
queueSize
;
79
}
80
81
bool
82
isGMReqFIFOWrRdy
(uint32_t pendReqs=0)
const
83
{
84
return
(
issuedRequests
.size() + pendReqs) <
queueSize
;
85
}
86
87
const
std::string&
name
()
const
{
return
_name
; }
88
void
regStats
();
89
90
private
:
91
ComputeUnit
&
computeUnit
;
92
const
std::string
_name
;
93
int
queueSize
;
94
95
// Counters to track and limit the inflight scalar loads and stores
96
// generated by this memory pipeline.
97
int
inflightStores
;
98
int
inflightLoads
;
99
100
// Scalar Memory Request FIFO: all global memory scalar requests
101
// are issued to this FIFO from the scalar memory pipelines
102
std::queue<GPUDynInstPtr>
issuedRequests
;
103
104
// Scalar Store Response FIFO: all responses of global memory
105
// scalar stores are sent to this FIFO from L1 Scalar Data Cache
106
std::queue<GPUDynInstPtr>
returnedStores
;
107
108
// Scalar Load Response FIFO: all responses of global memory
109
// scalar loads are sent to this FIFO from L1 Scalar Data Cache
110
std::queue<GPUDynInstPtr>
returnedLoads
;
111
};
112
113
#endif // __GPU_COMPUTE_SCALAR_MEMORY_PIPELINE_HH__
ScalarMemPipeline::name
const std::string & name() const
Definition:
scalar_memory_pipeline.hh:87
ScalarMemPipeline::isGMStRespFIFOWrRdy
bool isGMStRespFIFOWrRdy() const
Definition:
scalar_memory_pipeline.hh:76
ScalarMemPipeline::computeUnit
ComputeUnit & computeUnit
Definition:
scalar_memory_pipeline.hh:91
ScalarMemPipeline::returnedLoads
std::queue< GPUDynInstPtr > returnedLoads
Definition:
scalar_memory_pipeline.hh:110
misc.hh
ScalarMemPipeline::returnedStores
std::queue< GPUDynInstPtr > returnedStores
Definition:
scalar_memory_pipeline.hh:106
ScalarMemPipeline::issuedRequests
std::queue< GPUDynInstPtr > issuedRequests
Definition:
scalar_memory_pipeline.hh:102
ComputeUnit
Definition:
compute_unit.hh:198
stats.hh
ScalarMemPipeline::isGMReqFIFOWrRdy
bool isGMReqFIFOWrRdy(uint32_t pendReqs=0) const
Definition:
scalar_memory_pipeline.hh:82
ScalarMemPipeline::inflightStores
int inflightStores
Definition:
scalar_memory_pipeline.hh:97
ScalarMemPipeline::exec
void exec()
Definition:
scalar_memory_pipeline.cc:55
ScalarMemPipeline::ScalarMemPipeline
ScalarMemPipeline(const ComputeUnitParams *p, ComputeUnit &cu)
Definition:
scalar_memory_pipeline.cc:46
ScalarMemPipeline::queueSize
int queueSize
Definition:
scalar_memory_pipeline.hh:93
ScalarMemPipeline::isGMLdRespFIFOWrRdy
bool isGMLdRespFIFOWrRdy() const
Definition:
scalar_memory_pipeline.hh:70
ScalarMemPipeline::getGMStRespFIFO
std::queue< GPUDynInstPtr > & getGMStRespFIFO()
Definition:
scalar_memory_pipeline.hh:66
ScalarMemPipeline::getGMReqFIFO
std::queue< GPUDynInstPtr > & getGMReqFIFO()
Definition:
scalar_memory_pipeline.hh:65
ScalarMemPipeline::_name
const std::string _name
Definition:
scalar_memory_pipeline.hh:92
ScalarMemPipeline::inflightLoads
int inflightLoads
Definition:
scalar_memory_pipeline.hh:98
ScalarMemPipeline::regStats
void regStats()
Definition:
scalar_memory_pipeline.cc:147
ScalarMemPipeline
Definition:
scalar_memory_pipeline.hh:59
MipsISA::p
Bitfield< 0 > p
Definition:
pra_constants.hh:323
ScalarMemPipeline::getGMLdRespFIFO
std::queue< GPUDynInstPtr > & getGMLdRespFIFO()
Definition:
scalar_memory_pipeline.hh:67
Generated on Wed Sep 30 2020 14:02:12 for gem5 by
doxygen
1.8.17