gem5  v20.1.0.5
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
Sequencer Member List

This is the complete list of members for Sequencer, including all inherited members.

_drainManagerDrainableprivate
_drainStateDrainablemutableprivate
_paramsSimObjectprotected
addStat(Stats::Info *info)Stats::Group
addStatGroup(const char *name, Group *block)Stats::Group
addToRetryList(MemResponsePort *port)RubyPortinlineprivate
clockDomainClockedprivate
Clocked(ClockDomain &clk_domain)Clockedinlineprotected
Clocked(Clocked &)=deleteClockedprotected
clockEdge(Cycles cycles=Cycles(0)) constClockedinline
ClockedObject(const ClockedObjectParams *p)ClockedObject
clockPeriod() constClockedinline
clockPeriodUpdated()Clockedinlineprotectedvirtual
collateStats()Sequencer
coreId() constSequencerinline
CpuPortIter typedefRubyPortprivate
curCycle() constClockedinline
currentSection()Serializablestatic
cycleClockedmutableprivate
cyclesToTicks(Cycles c) constClockedinline
deadlockCheckEventSequencerprivate
deschedule(Event &event)EventManagerinline
deschedule(Event *event)EventManagerinline
descheduleDeadlockEvent() overrideSequencerinlinevirtual
dmDrain()Drainableprivate
dmDrainResume()Drainableprivate
drain() overrideRubyPortvirtual
Drainable()Drainableprotected
drainResume()Drainableinlineprotectedvirtual
drainState() constDrainableinline
empty() constSequencervirtual
EventManager(EventManager &em)EventManagerinline
EventManager(EventManager *em)EventManagerinline
EventManager(EventQueue *eq)EventManagerinline
eventqEventManagerprotected
eventQueue() constEventManagerinline
evictionCallback(Addr address)Sequencer
find(const char *name)SimObjectstatic
frequency() constClockedinline
functionalWrite(Packet *func_pkt) overrideSequencervirtual
getFirstResponseToCompletionDelayHist(const MachineType t) constSequencerinline
getForwardRequestToFirstResponseHist(const MachineType t) constSequencerinline
getHitLatencyHist()Sequencerinline
getHitMachLatencyHist(uint32_t t)Sequencerinline
getHitTypeLatencyHist(uint32_t t)Sequencerinline
getHitTypeMachLatencyHist(uint32_t r, uint32_t t)Sequencerinline
getId()RubyPortinline
getIncompleteTimes(const MachineType t) constSequencerinline
getInitialToForwardDelayHist(const MachineType t) constSequencerinline
getIssueToInitialDelayHist(uint32_t t) constSequencerinline
getLatencyHist()Sequencerinline
getMissLatencyHist()Sequencerinline
getMissMachLatencyHist(uint32_t t) constSequencerinline
getMissTypeLatencyHist(uint32_t t)Sequencerinline
getMissTypeMachLatencyHist(uint32_t r, uint32_t t) constSequencerinline
getOutstandReqHist()Sequencerinline
getPort(const std::string &if_name, PortID idx=InvalidPortID) overrideRubyPortvirtual
getProbeManager()SimObject
getStatGroups() constStats::Group
getStats() constStats::Group
getTypeLatencyHist(uint32_t t)Sequencerinline
gotAddrRangesRubyPortprivate
Group()=deleteStats::Group
Group(const Group &)=deleteStats::Group
Group(Group *parent, const char *name=nullptr)Stats::Group
hitCallback(SequencerRequest *srequest, DataBlock &data, bool llscSuccess, const MachineType mach, const bool externalHit, const Cycles initialRequestTime, const Cycles forwardRequestTime, const Cycles firstResponseTime)Sequencerprivate
init() overrideRubyPortvirtual
initState()SimObjectvirtual
insertRequest(PacketPtr pkt, RubyRequestType primary_type, RubyRequestType secondary_type)Sequencerprotectedvirtual
isCPUSequencer()RubyPortinline
isDeadlockEventScheduled() const overrideSequencerinlinevirtual
issueRequest(PacketPtr pkt, RubyRequestType type)Sequencerprivate
llscCheckMonitor(const Addr)Sequencer
llscClearLocalMonitor()Sequencer
llscClearMonitor(const Addr)Sequencerprivate
llscLoadLinked(const Addr)Sequencerprivate
llscStoreConditional(const Addr)Sequencerprivate
loadState(CheckpointIn &cp)SimObjectvirtual
m_controllerRubyPortprotected
m_coreIdSequencerprivate
m_data_cache_hit_latencySequencerprivate
m_dataCache_ptrSequencerprivate
m_deadlock_check_scheduledSequencerprivate
m_deadlock_thresholdSequencerprotected
m_FirstResponseToCompletionDelayHistSequencerprivate
m_ForwardToFirstResponseDelayHistSequencerprivate
m_hitLatencyHistSequencerprivate
m_hitMachLatencyHistSequencerprivate
m_hitTypeLatencyHistSequencerprivate
m_hitTypeMachLatencyHistSequencerprivate
m_IncompleteTimesSequencerprivate
m_InitialToForwardDelayHistSequencerprivate
m_inst_cache_hit_latencySequencerprivate
m_instCache_ptrSequencerprivate
m_isCPUSequencerRubyPortprivate
m_IssueToInitialDelayHistSequencerprivate
m_latencyHistSequencerprivate
m_mandatory_q_ptrRubyPortprotected
m_max_outstanding_requestsSequencerprivate
m_missLatencyHistSequencerprivate
m_missMachLatencyHistSequencerprivate
m_missTypeLatencyHistSequencerprivate
m_missTypeMachLatencyHistSequencerprivate
m_outstanding_countSequencerprivate
m_outstandReqHistSequencerprivate
m_RequestTableSequencerprotected
m_ruby_systemRubyPortprotected
m_runningGarnetStandaloneSequencerprivate
m_typeLatencyHistSequencerprivate
m_usingRubyTesterRubyPortprotected
m_versionRubyPortprotected
makeRequest(PacketPtr pkt) overrideSequencervirtual
markRemoved()Sequencer
memInvalidate()SimObjectinlinevirtual
memRequestPortRubyPortprivate
memResponsePortRubyPortprivate
memWriteback()SimObjectinlinevirtual
mergedParentStats::Groupprivate
mergedStatGroupsStats::Groupprivate
mergeStatGroup(Group *block)Stats::Groupprivate
name() constSimObjectinlinevirtual
nextCycle() constClockedinline
notifyFork()Drainableinlinevirtual
onRetryList(MemResponsePort *port)RubyPortinlineprivate
operator=(const Sequencer &obj)Sequencerprivate
RubyPort::operator=(const Group &)=deleteStats::Group
RubyPort::operator=(Clocked &)=deleteClockedprotected
outstandingCount() const overrideSequencerinlinevirtual
Params typedefSequencer
params() constClockedObjectinline
pathSerializableprivatestatic
pioRequestPortRubyPortprivate
pioResponsePortRubyPortprivate
powerStateClockedObject
preDumpStats()Stats::Groupvirtual
print(std::ostream &out) constSequencervirtual
probeManagerSimObjectprivate
readCallback(Addr address, DataBlock &data, const bool externalHit=false, const MachineType mach=MachineType_NUM, const Cycles initialRequestTime=Cycles(0), const Cycles forwardRequestTime=Cycles(0), const Cycles firstResponseTime=Cycles(0))Sequencer
recordMissLatency(SequencerRequest *srequest, bool llscSuccess, const MachineType respondingMach, bool isExternalHit, Cycles initialRequestTime, Cycles forwardRequestTime, Cycles firstResponseTime)Sequencerprivate
recordRequestType(SequencerRequestType requestType)Sequencer
recvTimingResp(PacketPtr pkt, PortID request_port_id)RubyPortprotected
regProbeListeners()SimObjectvirtual
regProbePoints()SimObjectvirtual
regStats() overrideSequencervirtual
request_portsRubyPortprivate
reschedule(Event &event, Tick when, bool always=false)EventManagerinline
reschedule(Event *event, Tick when, bool always=false)EventManagerinline
resetClock() constClockedinlineprotected
resetStats() overrideSequencervirtual
resolveStat(std::string name) constStats::Group
response_portsRubyPortprotected
retryListRubyPortprivate
ruby_eviction_callback(Addr address)RubyPortprotected
ruby_hit_callback(PacketPtr pkt)RubyPortprotected
RubyPort(const Params *p)RubyPort
schedule(Event &event, Tick when)EventManagerinline
schedule(Event *event, Tick when)EventManagerinline
Sequencer(const Params *)Sequencer
Sequencer(const Sequencer &obj)Sequencerprivate
Serializable()Serializable
serialize(CheckpointOut &cp) const overrideClockedObjectvirtual
serializeAll(CheckpointOut &cp)SimObjectstatic
Serializable::serializeAll(const std::string &cpt_dir)Serializablestatic
serializeSection(CheckpointOut &cp, const char *name) constSerializable
serializeSection(CheckpointOut &cp, const std::string &name) constSerializableinline
setController(AbstractController *_cntrl)RubyPortinline
setCurTick(Tick newVal)EventManagerinline
signalDrainDone() constDrainableinlineprotected
SimObject(const Params *_params)SimObject
simObjectListSimObjectprivatestatic
SimObjectList typedefSimObjectprivate
startup()SimObjectvirtual
statGroupsStats::Groupprivate
statsStats::Groupprivate
systemRubyPortprotected
testDrainComplete()RubyPortprotected
tickClockedmutableprivate
ticksToCycles(Tick t) constClockedinline
trySendRetries()RubyPortprotected
unserialize(CheckpointIn &cp) overrideClockedObjectvirtual
unserializeGlobals(CheckpointIn &cp)Serializablestatic
unserializeSection(CheckpointIn &cp, const char *name)Serializable
unserializeSection(CheckpointIn &cp, const std::string &name)Serializableinline
update() constClockedinlineprivate
updateClockPeriod()Clockedinline
voltage() constClockedinline
wakeup()Sequencervirtual
wakeupEventQueue(Tick when=(Tick) -1)EventManagerinline
writeCallback(Addr address, DataBlock &data, const bool externalHit=false, const MachineType mach=MachineType_NUM, const Cycles initialRequestTime=Cycles(0), const Cycles forwardRequestTime=Cycles(0), const Cycles firstResponseTime=Cycles(0))Sequencer
writeCallbackScFail(Addr address, DataBlock &data)Sequencer
~Clocked()Clockedinlineprotectedvirtual
~Drainable()Drainableprotectedvirtual
~Group()Stats::Groupvirtual
~RubyPort()RubyPortinlinevirtual
~Sequencer()Sequencer
~Serializable()Serializablevirtual
~SimObject()SimObjectvirtual

Generated on Thu Mar 18 2021 12:09:31 for gem5 by doxygen 1.8.17