gem5
v21.2.0.0
Main Page
Related Pages
Modules
Namespaces
Namespace List
Namespace Members
All
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Functions
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Variables
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Typedefs
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
u
v
w
x
Enumerations
_
a
b
c
d
e
f
g
h
i
k
l
m
o
p
q
r
s
t
v
x
Enumerator
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
z
Classes
Class List
Class Index
Class Hierarchy
Class Members
All
:
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
~
Functions
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
~
Variables
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Typedefs
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
y
Enumerations
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
u
w
Enumerator
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
z
Related Functions
:
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
Files
File List
File Members
All
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
Functions
a
b
c
d
e
f
g
h
i
l
m
n
o
p
s
t
v
Variables
a
b
c
d
e
f
g
h
i
m
n
o
p
r
s
t
v
w
Typedefs
a
b
c
d
h
i
l
m
r
s
t
u
w
Enumerations
b
h
i
o
p
Enumerator
h
i
o
Macros
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
•
All
Classes
Namespaces
Files
Functions
Variables
Typedefs
Enumerations
Enumerator
Friends
Macros
Modules
Pages
arch
generic
isa.hh
Go to the documentation of this file.
1
/*
2
* Copyright (c) 2020 ARM Limited
3
* All rights reserved
4
*
5
* The license below extends only to copyright in the software and shall
6
* not be construed as granting a license to any other intellectual
7
* property including but not limited to intellectual property relating
8
* to a hardware implementation of the functionality of the software
9
* licensed hereunder. You may use the software subject to the license
10
* terms below provided that you ensure that this notice is replicated
11
* unmodified and in its entirety in all distributions of the software,
12
* modified or unmodified, in source code or in binary form.
13
*
14
* Copyright 2020 Google Inc.
15
*
16
* Redistribution and use in source and binary forms, with or without
17
* modification, are permitted provided that the following conditions are
18
* met: redistributions of source code must retain the above copyright
19
* notice, this list of conditions and the following disclaimer;
20
* redistributions in binary form must reproduce the above copyright
21
* notice, this list of conditions and the following disclaimer in the
22
* documentation and/or other materials provided with the distribution;
23
* neither the name of the copyright holders nor the names of its
24
* contributors may be used to endorse or promote products derived from
25
* this software without specific prior written permission.
26
*
27
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
30
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
32
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
33
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
34
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
35
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
36
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
37
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
38
*/
39
40
#ifndef __ARCH_GENERIC_ISA_HH__
41
#define __ARCH_GENERIC_ISA_HH__
42
43
#include <vector>
44
45
#include "
arch/generic/pcstate.hh
"
46
#include "
cpu/reg_class.hh
"
47
#include "
mem/packet.hh
"
48
#include "
mem/request.hh
"
49
#include "
sim/sim_object.hh
"
50
51
namespace
gem5
52
{
53
54
class
ThreadContext;
55
class
ExecContext;
56
57
class
BaseISA
:
public
SimObject
58
{
59
public
:
60
typedef
std::vector<RegClass>
RegClasses
;
61
62
protected
:
63
using
SimObject::SimObject
;
64
65
ThreadContext
*
tc
=
nullptr
;
66
67
RegClasses
_regClasses
;
68
69
public
:
70
virtual
PCStateBase
*
newPCState
(
Addr
new_inst_addr=0)
const
= 0;
71
virtual
void
takeOverFrom
(
ThreadContext
*new_tc,
ThreadContext
*old_tc) {}
72
virtual
void
setThreadContext
(
ThreadContext
*_tc) {
tc
= _tc; }
73
74
virtual
uint64_t
getExecutingAsid
()
const
{
return
0; }
75
virtual
bool
inUserMode
()
const
= 0;
76
virtual
void
copyRegsFrom
(
ThreadContext
*src) = 0;
77
78
const
RegClasses
&
regClasses
()
const
{
return
_regClasses
; }
79
80
// Locked memory handling functions.
81
virtual
void
handleLockedRead
(
const
RequestPtr
&req) {}
82
virtual
void
83
handleLockedRead
(
ExecContext
*xc,
const
RequestPtr
&req)
84
{
85
handleLockedRead
(req);
86
}
87
virtual
bool
88
handleLockedWrite
(
const
RequestPtr
&req,
Addr
cacheBlockMask)
89
{
90
return
true
;
91
}
92
virtual
bool
93
handleLockedWrite
(
ExecContext
*xc,
const
RequestPtr
&req,
94
Addr
cacheBlockMask)
95
{
96
return
handleLockedWrite
(req, cacheBlockMask);
97
}
98
99
virtual
void
handleLockedSnoop
(
PacketPtr
pkt,
Addr
cacheBlockMask) {}
100
virtual
void
101
handleLockedSnoop
(
ExecContext
*xc,
PacketPtr
pkt,
Addr
cacheBlockMask)
102
{
103
handleLockedSnoop
(pkt, cacheBlockMask);
104
}
105
virtual
void
handleLockedSnoopHit
() {}
106
virtual
void
107
handleLockedSnoopHit
(
ExecContext
*xc)
108
{
109
handleLockedSnoopHit
();
110
}
111
112
virtual
void
globalClearExclusive
() {}
113
virtual
void
114
globalClearExclusive
(
ExecContext
*xc)
115
{
116
globalClearExclusive
();
117
}
118
};
119
120
}
// namespace gem5
121
122
#endif // __ARCH_GENERIC_ISA_HH__
gem5::BaseISA::handleLockedRead
virtual void handleLockedRead(const RequestPtr &req)
Definition:
isa.hh:81
gem5::BaseISA::tc
ThreadContext * tc
Definition:
isa.hh:65
gem5::BaseISA::copyRegsFrom
virtual void copyRegsFrom(ThreadContext *src)=0
gem5::BaseISA::getExecutingAsid
virtual uint64_t getExecutingAsid() const
Definition:
isa.hh:74
gem5::BaseISA::globalClearExclusive
virtual void globalClearExclusive(ExecContext *xc)
Definition:
isa.hh:114
gem5::BaseISA::handleLockedWrite
virtual bool handleLockedWrite(const RequestPtr &req, Addr cacheBlockMask)
Definition:
isa.hh:88
gem5::BaseISA::handleLockedSnoop
virtual void handleLockedSnoop(ExecContext *xc, PacketPtr pkt, Addr cacheBlockMask)
Definition:
isa.hh:101
std::vector< RegClass >
gem5::BaseISA::handleLockedWrite
virtual bool handleLockedWrite(ExecContext *xc, const RequestPtr &req, Addr cacheBlockMask)
Definition:
isa.hh:93
gem5::BaseISA::inUserMode
virtual bool inUserMode() const =0
gem5::BaseISA::takeOverFrom
virtual void takeOverFrom(ThreadContext *new_tc, ThreadContext *old_tc)
Definition:
isa.hh:71
request.hh
packet.hh
gem5::BaseISA::RegClasses
std::vector< RegClass > RegClasses
Definition:
isa.hh:60
gem5::BaseISA::handleLockedSnoop
virtual void handleLockedSnoop(PacketPtr pkt, Addr cacheBlockMask)
Definition:
isa.hh:99
gem5::BaseISA::_regClasses
RegClasses _regClasses
Definition:
isa.hh:67
gem5::ThreadContext
ThreadContext is the external interface to all thread state for anything outside of the CPU.
Definition:
thread_context.hh:94
gem5::BaseISA::newPCState
virtual PCStateBase * newPCState(Addr new_inst_addr=0) const =0
sim_object.hh
gem5::Packet
A Packet is used to encapsulate a transfer between two objects in the memory system (e....
Definition:
packet.hh:283
gem5::RequestPtr
std::shared_ptr< Request > RequestPtr
Definition:
request.hh:92
gem5::BaseISA::setThreadContext
virtual void setThreadContext(ThreadContext *_tc)
Definition:
isa.hh:72
gem5::BaseISA::regClasses
const RegClasses & regClasses() const
Definition:
isa.hh:78
gem5::BaseISA::handleLockedRead
virtual void handleLockedRead(ExecContext *xc, const RequestPtr &req)
Definition:
isa.hh:83
gem5::SimObject
Abstract superclass for simulation objects.
Definition:
sim_object.hh:146
gem5::BaseISA::handleLockedSnoopHit
virtual void handleLockedSnoopHit(ExecContext *xc)
Definition:
isa.hh:107
gem5::Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition:
types.hh:147
pcstate.hh
gem5::SimObject::SimObject
SimObject(const Params &p)
Definition:
sim_object.cc:58
gem5::BaseISA::globalClearExclusive
virtual void globalClearExclusive()
Definition:
isa.hh:112
reg_class.hh
gem5::ExecContext
The ExecContext is an abstract base class the provides the interface used by the ISA to manipulate th...
Definition:
exec_context.hh:73
gem5::PCStateBase
Definition:
pcstate.hh:57
gem5::BaseISA
Definition:
isa.hh:57
gem5
Reference material can be found at the JEDEC website: UFS standard http://www.jedec....
Definition:
tlb.cc:60
gem5::BaseISA::handleLockedSnoopHit
virtual void handleLockedSnoopHit()
Definition:
isa.hh:105
Generated on Tue Dec 21 2021 11:34:19 for gem5 by
doxygen
1.8.17