gem5 v23.0.0.0
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
decoder.hh
Go to the documentation of this file.
1/*
2 * Copyright (c) 2013-2014, 2021 Arm Limited
3 * All rights reserved
4 *
5 * The license below extends only to copyright in the software and shall
6 * not be construed as granting a license to any other intellectual
7 * property including but not limited to intellectual property relating
8 * to a hardware implementation of the functionality of the software
9 * licensed hereunder. You may use the software subject to the license
10 * terms below provided that you ensure that this notice is replicated
11 * unmodified and in its entirety in all distributions of the software,
12 * modified or unmodified, in source code or in binary form.
13 *
14 * Copyright (c) 2012 Google
15 * All rights reserved.
16 *
17 * Redistribution and use in source and binary forms, with or without
18 * modification, are permitted provided that the following conditions are
19 * met: redistributions of source code must retain the above copyright
20 * notice, this list of conditions and the following disclaimer;
21 * redistributions in binary form must reproduce the above copyright
22 * notice, this list of conditions and the following disclaimer in the
23 * documentation and/or other materials provided with the distribution;
24 * neither the name of the copyright holders nor the names of its
25 * contributors may be used to endorse or promote products derived from
26 * this software without specific prior written permission.
27 *
28 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
29 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
30 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
31 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
32 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
33 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
34 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
35 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
36 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
37 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
38 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39 */
40
41#ifndef __ARCH_ARM_DECODER_HH__
42#define __ARCH_ARM_DECODER_HH__
43
44#include <cassert>
45
46#include "arch/arm/regs/misc.hh"
47#include "arch/arm/types.hh"
50#include "base/types.hh"
51#include "cpu/static_inst.hh"
52#include "debug/Decode.hh"
53#include "enums/DecoderFlavor.hh"
54#include "params/ArmDecoder.hh"
55
56namespace gem5
57{
58
59class BaseISA;
60
61namespace ArmISA
62{
63
64class Decoder : public InstDecoder
65{
66 public: // Public decoder parameters
68 const bool dvmEnabled;
69
70 protected:
71 //The extended machine instruction being generated
73 uint32_t data;
75 int offset;
76 bool foundIt;
77 ITSTATE itBits;
78
81
86 int sveLen;
87
92 int smeLen;
93
94 enums::DecoderFlavor decoderFlavor;
95
99
104 void process();
105
110 void consumeBytes(int numBytes);
111
125
137 {
138 StaticInstPtr si = defaultCache.decode(this, mach_inst, addr);
139 DPRINTF(Decode, "Decode: Decoded %s instruction: %#x\n",
140 si->getName(), mach_inst);
141 return si;
142 }
143
144 public: // Decoder API
145 Decoder(const ArmDecoderParams &params);
146
148 void reset() override;
149
150 void moreBytes(const PCStateBase &pc, Addr fetchPC) override;
151
153
154 public: // ARM-specific decoder state manipulation
155 void
156 setContext(FPSCR fpscr)
157 {
158 fpscrLen = fpscr.len;
159 fpscrStride = fpscr.stride;
160 }
161
162 void
163 setSveLen(uint8_t len)
164 {
165 sveLen = len;
166 }
167
168 void
169 setSmeLen(uint8_t len)
170 {
171 smeLen = len;
172 }
173};
174
175} // namespace ArmISA
176} // namespace gem5
177
178#endif // __ARCH_ARM_DECODER_HH__
#define DPRINTF(x,...)
Definition trace.hh:210
Defines global host-dependent types: Counter, Tick, and (indirectly) {int,uint}{8,...
static GenericISA::BasicDecodeCache< Decoder, ExtMachInst > defaultCache
A cache of decoded instruction objects.
Definition decoder.hh:97
void consumeBytes(int numBytes)
Consume bytes by moving the offset into the data word and sanity check the results.
Definition decoder.cc:160
enums::DecoderFlavor decoderFlavor
Definition decoder.hh:94
StaticInstPtr decodeInst(ExtMachInst mach_inst)
Decode a machine instruction without calling the cache.
void reset() override
Reset the decoders internal state.
Definition decoder.cc:83
void setSveLen(uint8_t len)
Definition decoder.hh:163
int smeLen
SME vector length, encoded in the same format as the SMCR_EL<x>.LEN bitfields.
Definition decoder.hh:92
StaticInstPtr decode(ExtMachInst mach_inst, Addr addr)
Decode a pre-decoded machine instruction.
Definition decoder.hh:136
int sveLen
SVE vector length, encoded in the same format as the ZCR_EL<x>.LEN bitfields.
Definition decoder.hh:86
ExtMachInst emi
Definition decoder.hh:72
void process()
Pre-decode an instruction from the current state of the decoder.
Definition decoder.cc:93
void moreBytes(const PCStateBase &pc, Addr fetchPC) override
Feed data to the decoder.
Definition decoder.cc:169
void setSmeLen(uint8_t len)
Definition decoder.hh:169
const bool dvmEnabled
True if the decoder should emit DVM Ops (treated as Loads)
Definition decoder.hh:68
void setContext(FPSCR fpscr)
Definition decoder.hh:156
const Params & params() const
Bitfield< 18, 16 > len
Bitfield< 6 > si
Bitfield< 4 > pc
Bitfield< 3 > addr
Definition types.hh:84
Reference material can be found at the JEDEC website: UFS standard http://www.jedec....
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition types.hh:147

Generated on Mon Jul 10 2023 14:24:26 for gem5 by doxygen 1.9.7