gem5
v21.0.1.0
arch
riscv
insts
mem.hh
Go to the documentation of this file.
1
/*
2
* Copyright (c) 2015 RISC-V Foundation
3
* Copyright (c) 2017 The University of Virginia
4
* All rights reserved.
5
*
6
* Redistribution and use in source and binary forms, with or without
7
* modification, are permitted provided that the following conditions are
8
* met: redistributions of source code must retain the above copyright
9
* notice, this list of conditions and the following disclaimer;
10
* redistributions in binary form must reproduce the above copyright
11
* notice, this list of conditions and the following disclaimer in the
12
* documentation and/or other materials provided with the distribution;
13
* neither the name of the copyright holders nor the names of its
14
* contributors may be used to endorse or promote products derived from
15
* this software without specific prior written permission.
16
*
17
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28
*/
29
30
#ifndef __ARCH_RISCV_INST_MEM_HH__
31
#define __ARCH_RISCV_INST_MEM_HH__
32
33
#include <string>
34
35
#include "
arch/riscv/insts/static_inst.hh
"
36
#include "
cpu/exec_context.hh
"
37
#include "
cpu/static_inst.hh
"
38
39
namespace
RiscvISA
40
{
41
42
class
MemInst
:
public
RiscvStaticInst
43
{
44
protected
:
45
int64_t
offset
;
46
Request::Flags
memAccessFlags
;
47
48
MemInst
(
const
char
*mnem,
ExtMachInst
_machInst, OpClass __opClass)
49
:
RiscvStaticInst
(mnem, _machInst, __opClass),
offset
(0)
50
{}
51
};
52
53
class
Load
:
public
MemInst
54
{
55
protected
:
56
using
MemInst::MemInst
;
57
58
std::string
generateDisassembly
(
59
Addr
pc
,
const
Loader::SymbolTable
*symtab)
const override
;
60
};
61
62
class
Store
:
public
MemInst
63
{
64
protected
:
65
using
MemInst::MemInst
;
66
67
std::string
generateDisassembly
(
68
Addr
pc
,
const
Loader::SymbolTable
*symtab)
const override
;
69
};
70
71
}
72
73
#endif // __ARCH_RISCV_INST_MEM_HH__
RiscvISA::MemInst::MemInst
MemInst(const char *mnem, ExtMachInst _machInst, OpClass __opClass)
Definition:
mem.hh:48
Flags< FlagsType >
RiscvISA::pc
Bitfield< 4 > pc
Definition:
pra_constants.hh:240
RiscvISA::Load
Definition:
mem.hh:53
RiscvISA::Store
Definition:
mem.hh:62
Loader::SymbolTable
Definition:
symtab.hh:58
RiscvISA::MemInst
Definition:
mem.hh:42
RiscvISA
Definition:
fs_workload.cc:37
static_inst.hh
static_inst.hh
RiscvISA::MemInst::memAccessFlags
Request::Flags memAccessFlags
Definition:
mem.hh:46
Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition:
types.hh:148
RiscvISA::ExtMachInst
uint64_t ExtMachInst
Definition:
types.hh:51
RiscvISA::RiscvStaticInst
Base class for all RISC-V static instructions.
Definition:
static_inst.hh:46
RiscvISA::Load::generateDisassembly
std::string generateDisassembly(Addr pc, const Loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition:
mem.cc:44
exec_context.hh
RiscvISA::Store::generateDisassembly
std::string generateDisassembly(Addr pc, const Loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition:
mem.cc:53
RiscvISA::MemInst::offset
int64_t offset
Definition:
mem.hh:45
Generated on Tue Jun 22 2021 15:28:20 for gem5 by
doxygen
1.8.17