gem5 v23.0.0.1
Loading...
Searching...
No Matches
static_inst.cc
Go to the documentation of this file.
1/*
2 * Copyright (c) 2015 RISC-V Foundation
3 * Copyright (c) 2016 The University of Virginia
4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are
8 * met: redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer;
10 * redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution;
13 * neither the name of the copyright holders nor the names of its
14 * contributors may be used to endorse or promote products derived from
15 * this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 */
29
31
32#include "arch/riscv/isa.hh"
33#include "arch/riscv/pcstate.hh"
34#include "arch/riscv/types.hh"
35#include "cpu/static_inst.hh"
36
37namespace gem5
38{
39
40namespace RiscvISA
41{
42
43bool
45{
46 if (addr % size == 0) {
47 return true;
48 }
49 // Even if it's not aligned, we're still fine if the check is not enabled.
50 // We perform the check first because detecting whether the check itself is
51 // enabled involves multiple indirect references and is quite slow.
52 auto *isa = static_cast<ISA*>(xc->tcBase()->getIsaPtr());
53 return !isa->alignmentCheckEnabled();
54}
55
56void
58{
59 auto &rpc = pcState.as<PCState>();
60 if (flags[IsLastMicroop]) {
61 rpc.uEnd();
62 } else {
63 rpc.uAdvance();
64 }
65}
66
67void
69{
70 PCState pc = tc->pcState().as<PCState>();
71 if (flags[IsLastMicroop]) {
72 pc.uEnd();
73 } else {
74 pc.uAdvance();
75 }
76 tc->pcState(pc);
77}
78
79} // namespace RiscvISA
80} // namespace gem5
The ExecContext is an abstract base class the provides the interface used by the ISA to manipulate th...
virtual ThreadContext * tcBase() const =0
Returns a pointer to the ThreadContext.
Target & as()
Definition pcstate.hh:72
bool alignmentCheckEnabled() const
Definition isa.hh:123
void advancePC(PCStateBase &pcState) const override
bool alignmentOk(ExecContext *xc, Addr addr, Addr size) const
std::bitset< Num_Flags > flags
Flag values for this instruction.
ThreadContext is the external interface to all thread state for anything outside of the CPU.
virtual BaseISA * getIsaPtr() const =0
virtual const PCStateBase & pcState() const =0
Bitfield< 4 > pc
Bitfield< 3 > addr
Definition types.hh:84
Reference material can be found at the JEDEC website: UFS standard http://www.jedec....
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition types.hh:147

Generated on Mon Jul 10 2023 15:32:02 for gem5 by doxygen 1.9.7