gem5
[DEVELOP-FOR-23.0]
Main Page
Related Pages
Modules
Namespaces
Namespace List
Namespace Members
All
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Functions
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Variables
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Typedefs
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
q
r
s
t
u
v
w
x
Enumerations
_
a
b
c
d
e
f
g
h
i
k
l
m
o
p
q
r
s
t
v
x
Enumerator
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Classes
Class List
Class Index
Class Hierarchy
Class Members
All
:
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
~
Functions
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
~
Variables
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Typedefs
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
y
Enumerations
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
u
w
Enumerator
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
z
Related Functions
:
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
Files
File List
File Members
All
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
Functions
a
b
c
d
e
f
g
h
i
l
m
n
o
p
s
t
v
Variables
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
u
v
w
Typedefs
a
b
c
d
g
h
i
l
m
r
s
t
u
w
Enumerations
b
h
i
o
p
Enumerator
h
i
o
Macros
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
•
All
Classes
Namespaces
Files
Functions
Variables
Typedefs
Enumerations
Enumerator
Friends
Macros
Modules
Pages
arch
riscv
insts
amo.cc
Go to the documentation of this file.
1
/*
2
* Copyright (c) 2015 RISC-V Foundation
3
* Copyright (c) 2017 The University of Virginia
4
* All rights reserved.
5
*
6
* Redistribution and use in source and binary forms, with or without
7
* modification, are permitted provided that the following conditions are
8
* met: redistributions of source code must retain the above copyright
9
* notice, this list of conditions and the following disclaimer;
10
* redistributions in binary form must reproduce the above copyright
11
* notice, this list of conditions and the following disclaimer in the
12
* documentation and/or other materials provided with the distribution;
13
* neither the name of the copyright holders nor the names of its
14
* contributors may be used to endorse or promote products derived from
15
* this software without specific prior written permission.
16
*
17
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28
*/
29
30
#include "
arch/riscv/insts/amo.hh
"
31
32
#include <sstream>
33
#include <string>
34
35
#include "
arch/riscv/utility.hh
"
36
#include "
cpu/exec_context.hh
"
37
#include "
cpu/static_inst.hh
"
38
39
namespace
gem5
40
{
41
42
namespace
RiscvISA
43
{
44
45
// memfence micro instruction
46
std::string
47
MemFenceMicro::generateDisassembly
(
48
Addr
pc
,
const
loader::SymbolTable
*symtab)
const
49
{
50
std::stringstream
ss
;
51
ss
<<
csprintf
(
"0x%08x"
,
machInst
.instBits) <<
' '
<<
mnemonic
;
52
return
ss
.str();
53
}
54
55
Fault
MemFenceMicro::execute
(
ExecContext
*xc,
56
trace::InstRecord
*traceData)
const
57
{
58
return
NoFault
;
59
}
60
61
// load-reserved
62
std::string
63
LoadReserved::generateDisassembly
(
64
Addr
pc
,
const
loader::SymbolTable
*symtab)
const
65
{
66
std::stringstream
ss
;
67
ss
<<
mnemonic
;
68
if
(
machInst
.aq ||
machInst
.rl)
69
ss
<<
'_'
;
70
if
(
machInst
.aq)
71
ss
<<
"aq"
;
72
if
(
machInst
.rl)
73
ss
<<
"rl"
;
74
ss
<<
' '
<<
registerName
(
intRegClass
[
machInst
.rd]) <<
", ("
75
<<
registerName
(
intRegClass
[
machInst
.rs1]) <<
')'
;
76
return
ss
.str();
77
}
78
79
std::string
80
LoadReservedMicro::generateDisassembly
(
81
Addr
pc
,
const
loader::SymbolTable
*symtab)
const
82
{
83
std::stringstream
ss
;
84
ss
<<
mnemonic
<<
' '
<<
registerName
(
destRegIdx
(0)) <<
", ("
85
<<
registerName
(
srcRegIdx
(0)) <<
')'
;
86
return
ss
.str();
87
}
88
89
// store-conditional
90
std::string
91
StoreCond::generateDisassembly
(
92
Addr
pc
,
const
loader::SymbolTable
*symtab)
const
93
{
94
std::stringstream
ss
;
95
ss
<<
mnemonic
;
96
if
(
machInst
.aq ||
machInst
.rl)
97
ss
<<
'_'
;
98
if
(
machInst
.aq)
99
ss
<<
"aq"
;
100
if
(
machInst
.rl)
101
ss
<<
"rl"
;
102
ss
<<
' '
<<
registerName
(
intRegClass
[
machInst
.rd]) <<
", "
103
<<
registerName
(
intRegClass
[
machInst
.rs2]) <<
", ("
104
<<
registerName
(
intRegClass
[
machInst
.rs1]) <<
')'
;
105
return
ss
.str();
106
}
107
108
std::string
109
StoreCondMicro::generateDisassembly
(
110
Addr
pc
,
const
loader::SymbolTable
*symtab)
const
111
{
112
std::stringstream
ss
;
113
ss
<<
mnemonic
<<
' '
<<
registerName
(
destRegIdx
(0)) <<
", "
114
<<
registerName
(
srcRegIdx
(1)) <<
", ("
115
<<
registerName
(
srcRegIdx
(0)) <<
')'
;
116
return
ss
.str();
117
}
118
119
// AMOs
120
std::string
121
AtomicMemOp::generateDisassembly
(
122
Addr
pc
,
const
loader::SymbolTable
*symtab)
const
123
{
124
std::stringstream
ss
;
125
ss
<<
mnemonic
;
126
if
(
machInst
.aq ||
machInst
.rl)
127
ss
<<
'_'
;
128
if
(
machInst
.aq)
129
ss
<<
"aq"
;
130
if
(
machInst
.rl)
131
ss
<<
"rl"
;
132
ss
<<
' '
<<
registerName
(
intRegClass
[
machInst
.rd]) <<
", "
133
<<
registerName
(
intRegClass
[
machInst
.rs2]) <<
", ("
134
<<
registerName
(
intRegClass
[
machInst
.rs1]) <<
')'
;
135
return
ss
.str();
136
}
137
138
std::string
139
AtomicMemOpMicro::generateDisassembly
(
140
Addr
pc
,
const
loader::SymbolTable
*symtab)
const
141
{
142
std::stringstream
ss
;
143
ss
<<
mnemonic
<<
' '
<<
registerName
(
destRegIdx
(0)) <<
", "
144
<<
registerName
(
srcRegIdx
(1)) <<
", ("
145
<<
registerName
(
srcRegIdx
(0)) <<
')'
;
146
return
ss
.str();
147
}
148
149
}
// namespace RiscvISA
150
}
// namespace gem5
gem5::RiscvISA::MemFenceMicro::generateDisassembly
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition:
amo.cc:47
gem5::NoFault
constexpr decltype(nullptr) NoFault
Definition:
types.hh:253
gem5::trace::InstRecord
Definition:
insttracer.hh:60
gem5::RiscvISA::MemFenceMicro::execute
Fault execute(ExecContext *, trace::InstRecord *) const override
Definition:
amo.cc:55
gem5::loader::SymbolTable
Definition:
symtab.hh:64
gem5::csprintf
std::string csprintf(const char *format, const Args &...args)
Definition:
cprintf.hh:161
gem5::StaticInst::destRegIdx
const RegId & destRegIdx(int i) const
Return logical index (architectural reg num) of i'th destination reg.
Definition:
static_inst.hh:215
gem5::RiscvISA::registerName
std::string registerName(RegId reg)
Definition:
utility.hh:108
gem5::RiscvISA::ss
Bitfield< 11, 8 > ss
Definition:
pra_constants.hh:257
gem5::RiscvISA::RiscvStaticInst::machInst
ExtMachInst machInst
Definition:
static_inst.hh:74
gem5::Fault
std::shared_ptr< FaultBase > Fault
Definition:
types.hh:248
gem5::StaticInst::srcRegIdx
const RegId & srcRegIdx(int i) const
Return logical index (architectural reg num) of i'th source reg.
Definition:
static_inst.hh:225
gem5::RiscvISA::pc
Bitfield< 4 > pc
Definition:
pra_constants.hh:243
gem5::RiscvISA::StoreCondMicro::generateDisassembly
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition:
amo.cc:109
gem5::RiscvISA::AtomicMemOpMicro::generateDisassembly
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition:
amo.cc:139
static_inst.hh
gem5::RiscvISA::LoadReserved::generateDisassembly
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition:
amo.cc:63
gem5::RiscvISA::LoadReservedMicro::generateDisassembly
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition:
amo.cc:80
gem5::RiscvISA::intRegClass
constexpr RegClass intRegClass(IntRegClass, IntRegClassName, int_reg::NumRegs, debug::IntRegs)
gem5::RiscvISA::AtomicMemOp::generateDisassembly
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition:
amo.cc:121
gem5::Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition:
types.hh:147
gem5::RiscvISA::StoreCond::generateDisassembly
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition:
amo.cc:91
exec_context.hh
gem5::ExecContext
The ExecContext is an abstract base class the provides the interface used by the ISA to manipulate th...
Definition:
exec_context.hh:71
utility.hh
gem5::StaticInst::mnemonic
const char * mnemonic
Base mnemonic (e.g., "add").
Definition:
static_inst.hh:259
gem5
Reference material can be found at the JEDEC website: UFS standard http://www.jedec....
Definition:
gpu_translation_state.hh:37
amo.hh
Generated on Sun Jul 30 2023 01:56:50 for gem5 by
doxygen
1.8.17