gem5
[DEVELOP-FOR-23.0]
|
Base class for all RISC-V static instructions. More...
#include <static_inst.hh>
Public Member Functions | |
void | advancePC (PCStateBase &pc) const override |
void | advancePC (ThreadContext *tc) const override |
std::unique_ptr< PCStateBase > | buildRetPC (const PCStateBase &cur_pc, const PCStateBase &call_pc) const override |
size_t | asBytes (void *buf, size_t size) override |
Instruction classes can override this function to return a a representation of themselves as a blob of bytes, generally assumed to be that instructions ExtMachInst. More... | |
![]() | |
uint8_t | numSrcRegs () const |
Number of source registers. More... | |
uint8_t | numDestRegs () const |
Number of destination registers. More... | |
uint8_t | numDestRegs (RegClassType type) const |
Number of destination registers of a particular type. More... | |
bool | isNop () const |
bool | isMemRef () const |
bool | isLoad () const |
bool | isStore () const |
bool | isAtomic () const |
bool | isStoreConditional () const |
bool | isInstPrefetch () const |
bool | isDataPrefetch () const |
bool | isPrefetch () const |
bool | isInteger () const |
bool | isFloating () const |
bool | isVector () const |
bool | isMatrix () const |
bool | isControl () const |
bool | isCall () const |
bool | isReturn () const |
bool | isDirectCtrl () const |
bool | isIndirectCtrl () const |
bool | isCondCtrl () const |
bool | isUncondCtrl () const |
bool | isSerializing () const |
bool | isSerializeBefore () const |
bool | isSerializeAfter () const |
bool | isSquashAfter () const |
bool | isFullMemBarrier () const |
bool | isReadBarrier () const |
bool | isWriteBarrier () const |
bool | isNonSpeculative () const |
bool | isQuiesce () const |
bool | isUnverifiable () const |
bool | isSyscall () const |
bool | isMacroop () const |
bool | isMicroop () const |
bool | isDelayedCommit () const |
bool | isLastMicroop () const |
bool | isFirstMicroop () const |
bool | isHtmStart () const |
bool | isHtmStop () const |
bool | isHtmCancel () const |
bool | isHtmCmd () const |
void | setFirstMicroop () |
void | setLastMicroop () |
void | setDelayedCommit () |
void | setFlag (Flags f) |
OpClass | opClass () const |
Operation class. Used to select appropriate function unit in issue. More... | |
const RegId & | destRegIdx (int i) const |
Return logical index (architectural reg num) of i'th destination reg. More... | |
void | setDestRegIdx (int i, const RegId &val) |
const RegId & | srcRegIdx (int i) const |
Return logical index (architectural reg num) of i'th source reg. More... | |
void | setSrcRegIdx (int i, const RegId &val) |
virtual uint64_t | getEMI () const |
virtual | ~StaticInst () |
virtual Fault | execute (ExecContext *xc, trace::InstRecord *traceData) const =0 |
virtual Fault | initiateAcc (ExecContext *xc, trace::InstRecord *traceData) const |
virtual Fault | completeAcc (Packet *pkt, ExecContext *xc, trace::InstRecord *trace_data) const |
virtual StaticInstPtr | fetchMicroop (MicroPC upc) const |
Return the microop that goes with a particular micropc. More... | |
virtual std::unique_ptr< PCStateBase > | branchTarget (const PCStateBase &pc) const |
Return the target address for a PC-relative branch. More... | |
virtual std::unique_ptr< PCStateBase > | branchTarget (ThreadContext *tc) const |
Return the target address for an indirect branch (jump). More... | |
virtual const std::string & | disassemble (Addr pc, const loader::SymbolTable *symtab=nullptr) const |
Return string representation of disassembled instruction. More... | |
void | printFlags (std::ostream &outs, const std::string &separator) const |
Print a separator separated list of this instruction's set flag names on the given stream. More... | |
std::string | getName () |
Return name of machine instruction. More... | |
![]() | |
RefCounted () | |
We initialize the reference count to zero and the first object to take ownership of it must increment it to one. More... | |
virtual | ~RefCounted () |
We make the destructor virtual because we're likely to have virtual functions on reference counted objects. More... | |
void | incref () const |
Increment the reference count. More... | |
void | decref () const |
Decrement the reference count and destroy the object if all references are gone. More... | |
Public Attributes | |
ExtMachInst | machInst |
Protected Member Functions | |
RiscvStaticInst (const char *_mnemonic, ExtMachInst _machInst, OpClass __opClass) | |
bool | alignmentOk (ExecContext *xc, Addr addr, Addr size) const |
template<typename T > | |
T | rvSelect (T v32, T v64) const |
template<typename T32 , typename T64 > | |
T64 | rvExt (T64 x) const |
uint64_t | rvZext (uint64_t x) const |
int64_t | rvSext (int64_t x) const |
![]() | |
void | setRegIdxArrays (RegIdArrayPtr src, RegIdArrayPtr dest) |
Set the pointers which point to the arrays of source and destination register indices. More... | |
virtual std::string | generateDisassembly (Addr pc, const loader::SymbolTable *symtab) const =0 |
Internal function to generate disassembly string. More... | |
StaticInst (const char *_mnemonic, OpClass op_class) | |
Constructor. More... | |
template<typename T > | |
size_t | simpleAsBytes (void *buf, size_t max_size, const T &t) |
Additional Inherited Members | |
![]() | |
using | RegIdArrayPtr = RegId(StaticInst::*)[] |
![]() | |
static StaticInstPtr | nullStaticInstPtr |
Pointer to a statically allocated "null" instruction object. More... | |
![]() | |
std::bitset< Num_Flags > | flags |
Flag values for this instruction. More... | |
OpClass | _opClass |
See opClass(). More... | |
uint8_t | _numSrcRegs = 0 |
See numSrcRegs(). More... | |
uint8_t | _numDestRegs = 0 |
See numDestRegs(). More... | |
std::array< uint8_t, MiscRegClass+1 > | _numTypedDestRegs = {} |
const char * | mnemonic |
Base mnemonic (e.g., "add"). More... | |
std::unique_ptr< std::string > | cachedDisassembly |
String representation of disassembly (lazily evaluated via disassemble()). More... | |
Base class for all RISC-V static instructions.
Definition at line 51 of file static_inst.hh.
|
inlineprotected |
Definition at line 54 of file static_inst.hh.
|
inlineoverridevirtual |
Implements gem5::StaticInst.
Reimplemented in gem5::RiscvISA::RiscvMicroInst.
Definition at line 77 of file static_inst.hh.
References gem5::RiscvISA::pc.
|
inlineoverridevirtual |
Reimplemented from gem5::StaticInst.
Reimplemented in gem5::RiscvISA::RiscvMicroInst.
Definition at line 83 of file static_inst.hh.
References gem5::PCStateBase::as(), gem5::RiscvISA::pc, and gem5::ThreadContext::pcState().
|
protected |
Definition at line 44 of file static_inst.cc.
References gem5::X86ISA::addr, gem5::RiscvISA::ISA::alignmentCheckEnabled(), gem5::ThreadContext::getIsaPtr(), and gem5::ExecContext::tcBase().
|
inlineoverridevirtual |
Instruction classes can override this function to return a a representation of themselves as a blob of bytes, generally assumed to be that instructions ExtMachInst.
buf is a buffer to hold the bytes. max_size is the size allocated for that buffer by the caller. The return value is how much data was actually put into the buffer, zero if no data was put in the buffer, or the necessary size of the buffer if there wasn't enough space.
Reimplemented from gem5::StaticInst.
Definition at line 101 of file static_inst.hh.
References machInst, and gem5::StaticInst::simpleAsBytes().
|
inlineoverridevirtual |
Reimplemented from gem5::StaticInst.
Definition at line 91 of file static_inst.hh.
References gem5::GenericISA::SimplePCState< InstWidth >::advance(), gem5::PCStateBase::as(), and gem5::PCStateBase::clone().
|
inlineprotected |
Definition at line 69 of file static_inst.hh.
References rvSelect(), and gem5::RiscvISA::x.
|
inlineprotected |
Definition at line 63 of file static_inst.hh.
References machInst, and gem5::RiscvISA::RV32.
Referenced by rvExt().
|
inlineprotected |
Definition at line 71 of file static_inst.hh.
References gem5::RiscvISA::x.
|
inlineprotected |
Definition at line 70 of file static_inst.hh.
References gem5::RiscvISA::x.
ExtMachInst gem5::RiscvISA::RiscvStaticInst::machInst |
Definition at line 74 of file static_inst.hh.
Referenced by asBytes(), gem5::RiscvISA::Unknown::execute(), gem5::RiscvISA::MemFenceMicro::generateDisassembly(), gem5::RiscvISA::LoadReserved::generateDisassembly(), gem5::RiscvISA::Unknown::generateDisassembly(), gem5::RiscvISA::StoreCond::generateDisassembly(), gem5::RiscvISA::AtomicMemOp::generateDisassembly(), and rvSelect().