gem5  v20.0.0.2
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
tarmac_base.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2011,2017-2019 ARM Limited
3  * All rights reserved
4  *
5  * The license below extends only to copyright in the software and shall
6  * not be construed as granting a license to any other intellectual
7  * property including but not limited to intellectual property relating
8  * to a hardware implementation of the functionality of the software
9  * licensed hereunder. You may use the software subject to the license
10  * terms below provided that you ensure that this notice is replicated
11  * unmodified and in its entirety in all distributions of the software,
12  * modified or unmodified, in source code or in binary form.
13  *
14  * Redistribution and use in source and binary forms, with or without
15  * modification, are permitted provided that the following conditions are
16  * met: redistributions of source code must retain the above copyright
17  * notice, this list of conditions and the following disclaimer;
18  * redistributions in binary form must reproduce the above copyright
19  * notice, this list of conditions and the following disclaimer in the
20  * documentation and/or other materials provided with the distribution;
21  * neither the name of the copyright holders nor the names of its
22  * contributors may be used to endorse or promote products derived from
23  * this software without specific prior written permission.
24  *
25  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
26  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
27  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
28  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
29  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
30  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
31  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
32  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
33  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
34  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
35  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
36  */
37 
49 #ifndef __ARCH_ARM_TRACERS_TARMAC_BASE_HH__
50 #define __ARCH_ARM_TRACERS_TARMAC_BASE_HH__
51 
52 #include "arch/arm/registers.hh"
53 #include "base/trace.hh"
54 #include "base/types.hh"
55 #include "cpu/static_inst.hh"
56 #include "sim/insttracer.hh"
57 
58 class ThreadContext;
59 
60 namespace Trace {
61 
63 {
64  public:
71  };
72 
76 
79 
81  struct InstEntry
82  {
83  InstEntry() = default;
87  bool predicate);
88 
89  bool taken;
92  std::string disassemble;
95  };
96 
98  struct RegEntry
99  {
100  enum RegElement {
101  Lo = 0,
102  Hi = 1,
103  // Max = (max SVE vector length) 2048b / 64 = 32
104  Max = 32
105  };
106 
107  RegEntry() = default;
109 
114  };
115 
117  struct MemEntry
118  {
119  MemEntry() = default;
120  MemEntry(uint8_t _size, Addr _addr, uint64_t _data);
121 
122  uint8_t size;
124  uint64_t data;
125  };
126 
127  public:
128  TarmacBaseRecord(Tick _when, ThreadContext *_thread,
129  const StaticInstPtr _staticInst, ArmISA::PCState _pc,
130  const StaticInstPtr _macroStaticInst = NULL);
131 
132  virtual void dump() = 0;
133 
142 };
143 
144 
145 } // namespace Trace
146 
147 #endif // __ARCH_ARM_TRACERS_TARMAC_BASE_HH__
uint32_t MachInst
Definition: types.hh:52
TheISA::PCState pc
Definition: insttracer.hh:66
ArmISA::OperatingMode mode
Definition: tarmac_base.hh:94
ISetState
ARM instruction set state.
Definition: tarmac_base.hh:74
bool predicate
is the predicate for execution this inst true or false (not execed)?
Definition: insttracer.hh:144
std::vector< uint64_t > values
Definition: tarmac_base.hh:113
static ISetState pcToISetState(ArmISA::PCState pc)
Returns the Instruction Set State according to the current PCState.
Definition: tarmac_base.cc:100
ThreadContext * thread
Definition: insttracer.hh:62
OperatingMode
Definition: types.hh:590
ThreadContext is the external interface to all thread state for anything outside of the CPU...
TARMAC instruction trace record.
Definition: tarmac_base.hh:81
uint16_t RegIndex
Definition: types.hh:40
uint64_t Tick
Tick count type.
Definition: types.hh:61
TarmacRecordType
TARMAC trace record type.
Definition: tarmac_base.hh:66
Defines global host-dependent types: Counter, Tick, and (indirectly) {int,uint}{8,16,32,64}_t.
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition: types.hh:140
TARMAC register trace record.
Definition: tarmac_base.hh:98
virtual void dump()=0
TARMAC memory access trace record (stores only).
Definition: tarmac_base.hh:117
StaticInstPtr staticInst
Definition: insttracer.hh:65
TarmacBaseRecord(Tick _when, ThreadContext *_thread, const StaticInstPtr _staticInst, ArmISA::PCState _pc, const StaticInstPtr _macroStaticInst=NULL)
Definition: tarmac_base.cc:52
RegType
ARM register type.
Definition: tarmac_base.hh:78
GenericISA::DelaySlotPCState< MachInst > PCState
Definition: types.hh:41

Generated on Mon Jun 8 2020 15:34:40 for gem5 by doxygen 1.8.13