gem5  [DEVELOP-FOR-23.0]
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
faults.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2021 Advanced Micro Devices, Inc.
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions are met:
7  *
8  * 1. Redistributions of source code must retain the above copyright notice,
9  * this list of conditions and the following disclaimer.
10  *
11  * 2. Redistributions in binary form must reproduce the above copyright notice,
12  * this list of conditions and the following disclaimer in the documentation
13  * and/or other materials provided with the distribution.
14  *
15  * 3. Neither the name of the copyright holder nor the names of its
16  * contributors may be used to endorse or promote products derived from this
17  * software without specific prior written permission.
18  *
19  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
23  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29  * POSSIBILITY OF SUCH DAMAGE.
30  */
31 
32 #ifndef __ARCH_AMDGPU_VEGA_FAULTS_HH__
33 #define __ARCH_AMDGPU_VEGA_FAULTS_HH__
34 
35 #include <string>
36 
37 #include "arch/generic/mmu.hh"
38 #include "sim/faults.hh"
39 
40 namespace gem5
41 {
42 namespace VegaISA
43 {
44 
45 enum ExceptionCode : uint64_t
46 {
47  INST_PAGE = 0,
48  LOAD_PAGE = 1,
50 };
51 
52 class VegaFault : public FaultBase
53 {
54  protected:
56  const bool _interrupt;
58 
60  : _name(n), _interrupt(i), _code(c)
61  {}
62 
63  FaultName name() const override { return _name; }
64  bool isInterrupt() const { return _interrupt; }
65  ExceptionCode exception() const { return _code; }
66  virtual RegVal trap_value() const { return 0; }
67 
68  void invoke(ThreadContext *tc, const StaticInstPtr &inst) override;
69 };
70 
71 class PageFault : public VegaFault
72 {
73  protected:
75 
76  public:
77  PageFault(Addr _addr, ExceptionCode code, bool present,
78  BaseMMU::Mode mode, bool user)
79  : VegaFault("PageFault", false, code), addr(_addr)
80  {
81  }
82 
83  RegVal trap_value() const override { return addr; }
84 };
85 
86 } // namespace VegaISA
87 } // namespace gem5
88 
89 #endif // __ARCH_VEGA_FAULTS_HH__
gem5::VegaISA::PageFault::PageFault
PageFault(Addr _addr, ExceptionCode code, bool present, BaseMMU::Mode mode, bool user)
Definition: faults.hh:77
gem5::RegVal
uint64_t RegVal
Definition: types.hh:173
gem5::VegaISA::PageFault
Definition: faults.hh:71
gem5::VegaISA::VegaFault::_name
const FaultName _name
Definition: faults.hh:55
gem5::VegaISA::PageFault::addr
Addr addr
Definition: faults.hh:74
gem5::VegaISA::VegaFault::_interrupt
const bool _interrupt
Definition: faults.hh:56
gem5::BaseMMU::Mode
Mode
Definition: mmu.hh:56
gem5::VegaISA::PageFault::trap_value
RegVal trap_value() const override
Definition: faults.hh:83
gem5::VegaISA::VegaFault::exception
ExceptionCode exception() const
Definition: faults.hh:65
gem5::VegaISA::VegaFault::isInterrupt
bool isInterrupt() const
Definition: faults.hh:64
gem5::VegaISA::INST_PAGE
@ INST_PAGE
Definition: faults.hh:47
gem5::ArmISA::i
Bitfield< 7 > i
Definition: misc_types.hh:67
faults.hh
gem5::VegaISA::VegaFault
Definition: faults.hh:52
gem5::RefCountingPtr< StaticInst >
gem5::VegaISA::c
Bitfield< 2 > c
Definition: pagetable.hh:63
gem5::X86ISA::present
Bitfield< 7 > present
Definition: misc.hh:999
gem5::VegaISA::VegaFault::VegaFault
VegaFault(FaultName n, bool i, ExceptionCode c)
Definition: faults.hh:59
gem5::ThreadContext
ThreadContext is the external interface to all thread state for anything outside of the CPU.
Definition: thread_context.hh:88
mmu.hh
gem5::VegaISA::VegaFault::_code
ExceptionCode _code
Definition: faults.hh:57
gem5::Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition: types.hh:147
gem5::FaultName
const typedef char * FaultName
Definition: faults.hh:53
gem5::VegaISA::LOAD_PAGE
@ LOAD_PAGE
Definition: faults.hh:48
gem5::VegaISA::ExceptionCode
ExceptionCode
Definition: faults.hh:45
gem5::FaultBase
Definition: translation_gen.test.cc:49
gem5::ArmISA::n
Bitfield< 31 > n
Definition: misc_types.hh:513
gem5::VegaISA::STORE_PAGE
@ STORE_PAGE
Definition: faults.hh:49
gem5::VegaISA::VegaFault::invoke
void invoke(ThreadContext *tc, const StaticInstPtr &inst) override
Definition: faults.cc:42
gem5::VegaISA::VegaFault::name
FaultName name() const override
Definition: faults.hh:63
gem5
Reference material can be found at the JEDEC website: UFS standard http://www.jedec....
Definition: gpu_translation_state.hh:37
gem5::VegaISA::VegaFault::trap_value
virtual RegVal trap_value() const
Definition: faults.hh:66
gem5::ArmISA::mode
Bitfield< 4, 0 > mode
Definition: misc_types.hh:74

Generated on Sun Jul 30 2023 01:56:46 for gem5 by doxygen 1.8.17