gem5
[DEVELOP-FOR-23.0]
Main Page
Related Pages
Modules
Namespaces
Namespace List
Namespace Members
All
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Functions
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Variables
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Typedefs
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
q
r
s
t
u
v
w
x
Enumerations
_
a
b
c
d
e
f
g
h
i
k
l
m
o
p
q
r
s
t
v
x
Enumerator
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Classes
Class List
Class Index
Class Hierarchy
Class Members
All
:
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
~
Functions
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
~
Variables
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Typedefs
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
y
Enumerations
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
u
w
Enumerator
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
z
Related Functions
:
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
Files
File List
File Members
All
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
Functions
a
b
c
d
e
f
g
h
i
l
m
n
o
p
s
t
v
Variables
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
u
v
w
Typedefs
a
b
c
d
g
h
i
l
m
r
s
t
u
w
Enumerations
b
h
i
o
p
Enumerator
h
i
o
Macros
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
•
All
Classes
Namespaces
Files
Functions
Variables
Typedefs
Enumerations
Enumerator
Friends
Macros
Modules
Pages
arch
riscv
insts
mem.hh
Go to the documentation of this file.
1
/*
2
* Copyright (c) 2015 RISC-V Foundation
3
* Copyright (c) 2017 The University of Virginia
4
* All rights reserved.
5
*
6
* Redistribution and use in source and binary forms, with or without
7
* modification, are permitted provided that the following conditions are
8
* met: redistributions of source code must retain the above copyright
9
* notice, this list of conditions and the following disclaimer;
10
* redistributions in binary form must reproduce the above copyright
11
* notice, this list of conditions and the following disclaimer in the
12
* documentation and/or other materials provided with the distribution;
13
* neither the name of the copyright holders nor the names of its
14
* contributors may be used to endorse or promote products derived from
15
* this software without specific prior written permission.
16
*
17
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28
*/
29
30
#ifndef __ARCH_RISCV_INST_MEM_HH__
31
#define __ARCH_RISCV_INST_MEM_HH__
32
33
#include <string>
34
35
#include "
arch/riscv/insts/static_inst.hh
"
36
#include "
cpu/exec_context.hh
"
37
#include "
cpu/static_inst.hh
"
38
39
namespace
gem5
40
{
41
42
namespace
RiscvISA
43
{
44
45
class
MemInst
:
public
RiscvStaticInst
46
{
47
protected
:
48
int64_t
offset
;
49
Request::Flags
memAccessFlags
;
50
51
MemInst
(
const
char
*mnem,
ExtMachInst
_machInst, OpClass __opClass)
52
:
RiscvStaticInst
(mnem, _machInst, __opClass),
offset
(0)
53
{}
54
};
55
56
class
Load
:
public
MemInst
57
{
58
protected
:
59
using
MemInst::MemInst
;
60
61
std::string
generateDisassembly
(
62
Addr
pc
,
const
loader::SymbolTable
*symtab)
const override
;
63
};
64
65
class
Store
:
public
MemInst
66
{
67
protected
:
68
using
MemInst::MemInst
;
69
70
std::string
generateDisassembly
(
71
Addr
pc
,
const
loader::SymbolTable
*symtab)
const override
;
72
};
73
74
}
// namespace RiscvISA
75
}
// namespace gem5
76
77
#endif // __ARCH_RISCV_INST_MEM_HH__
gem5::RiscvISA::Store::generateDisassembly
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition:
mem.cc:55
gem5::RiscvISA::RiscvStaticInst
Base class for all RISC-V static instructions.
Definition:
static_inst.hh:51
gem5::RiscvISA::Load::generateDisassembly
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition:
mem.cc:46
gem5::loader::SymbolTable
Definition:
symtab.hh:64
gem5::RiscvISA::MemInst::memAccessFlags
Request::Flags memAccessFlags
Definition:
mem.hh:49
gem5::Flags< FlagsType >
gem5::RiscvISA::MemInst
Definition:
mem.hh:45
gem5::RiscvISA::Load
Definition:
mem.hh:56
gem5::RiscvISA::pc
Bitfield< 4 > pc
Definition:
pra_constants.hh:243
static_inst.hh
static_inst.hh
gem5::Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition:
types.hh:147
gem5::X86ISA::ExtMachInst
Definition:
types.hh:212
gem5::RiscvISA::Store
Definition:
mem.hh:65
gem5::RiscvISA::MemInst::MemInst
MemInst(const char *mnem, ExtMachInst _machInst, OpClass __opClass)
Definition:
mem.hh:51
exec_context.hh
gem5::RiscvISA::MemInst::offset
int64_t offset
Definition:
mem.hh:48
gem5
Reference material can be found at the JEDEC website: UFS standard http://www.jedec....
Definition:
gpu_translation_state.hh:37
Generated on Sun Jul 30 2023 01:56:48 for gem5 by
doxygen
1.8.17