gem5  [DEVELOP-FOR-23.0]
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
tlb.hh
Go to the documentation of this file.
1 /*
2  * Copyright 2019 Google Inc.
3  *
4  * Redistribution and use in source and binary forms, with or without
5  * modification, are permitted provided that the following conditions are
6  * met: redistributions of source code must retain the above copyright
7  * notice, this list of conditions and the following disclaimer;
8  * redistributions in binary form must reproduce the above copyright
9  * notice, this list of conditions and the following disclaimer in the
10  * documentation and/or other materials provided with the distribution;
11  * neither the name of the copyright holders nor the names of its
12  * contributors may be used to endorse or promote products derived from
13  * this software without specific prior written permission.
14  *
15  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
16  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
17  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
18  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
19  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
20  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
21  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
22  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
23  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
25  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26  */
27 
28 #ifndef __ARCH_ARM_FASTMODEL_IRIS_TLB_HH__
29 #define __ARCH_ARM_FASTMODEL_IRIS_TLB_HH__
30 
31 #include "arch/generic/tlb.hh"
32 #include "params/IrisTLB.hh"
33 
34 namespace gem5
35 {
36 
37 namespace Iris
38 {
39 
40 class TLB : public BaseTLB
41 {
42  public:
43  PARAMS(IrisTLB)
44 
45  TLB(const Params &p) : BaseTLB(p) {}
46 
47  void demapPage(Addr vaddr, uint64_t asn) override {}
48  void flushAll() override {}
49  void takeOverFrom(BaseTLB *otlb) override {}
50 
52  const RequestPtr &req, gem5::ThreadContext *tc,
53  BaseMMU::Mode mode) override;
55  const RequestPtr &req, gem5::ThreadContext *tc,
56  BaseMMU::Mode mode) override;
57  void translateTiming(
58  const RequestPtr &req, gem5::ThreadContext *tc,
59  BaseMMU::Translation *translation, BaseMMU::Mode mode) override;
60 
61  Fault
63  const RequestPtr &req, gem5::ThreadContext *tc,
64  BaseMMU::Mode mode) const override
65  {
66  return NoFault;
67  }
68 };
69 
70 } // namespace Iris
71 } // namespace gem5
72 
73 #endif // __ARCH_ARM_FASTMODEL_IRIS_TLB_HH__
gem5::Iris::TLB::takeOverFrom
void takeOverFrom(BaseTLB *otlb) override
Take over from an old tlb context.
Definition: tlb.hh:49
gem5::NoFault
constexpr decltype(nullptr) NoFault
Definition: types.hh:253
gem5::BaseMMU::Mode
Mode
Definition: mmu.hh:56
tlb.hh
gem5::Iris::TLB
Definition: tlb.hh:40
gem5::Iris::TLB::translateFunctional
Fault translateFunctional(const RequestPtr &req, gem5::ThreadContext *tc, BaseMMU::Mode mode) override
Definition: tlb.cc:39
gem5::SimObject::Params
SimObjectParams Params
Definition: sim_object.hh:170
gem5::ThreadContext
ThreadContext is the external interface to all thread state for anything outside of the CPU.
Definition: thread_context.hh:88
gem5::Fault
std::shared_ptr< FaultBase > Fault
Definition: types.hh:248
gem5::VegaISA::p
Bitfield< 54 > p
Definition: pagetable.hh:70
gem5::RequestPtr
std::shared_ptr< Request > RequestPtr
Definition: request.hh:92
gem5::BaseTLB
Definition: tlb.hh:58
gem5::Iris::TLB::finalizePhysical
Fault finalizePhysical(const RequestPtr &req, gem5::ThreadContext *tc, BaseMMU::Mode mode) const override
Do post-translation physical address finalization.
Definition: tlb.hh:62
gem5::Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition: types.hh:147
gem5::Iris::TLB::translateAtomic
Fault translateAtomic(const RequestPtr &req, gem5::ThreadContext *tc, BaseMMU::Mode mode) override
Definition: tlb.cc:58
gem5::Iris::TLB::translateTiming
void translateTiming(const RequestPtr &req, gem5::ThreadContext *tc, BaseMMU::Translation *translation, BaseMMU::Mode mode) override
Definition: tlb.cc:65
gem5::Iris::TLB::demapPage
void demapPage(Addr vaddr, uint64_t asn) override
Definition: tlb.hh:47
gem5::Iris::TLB::flushAll
void flushAll() override
Remove all entries from the TLB.
Definition: tlb.hh:48
gem5::BaseMMU::Translation
Definition: mmu.hh:58
gem5::MipsISA::vaddr
vaddr
Definition: pra_constants.hh:278
PARAMS
#define PARAMS(type)
Definition: sim_object.hh:365
gem5
Reference material can be found at the JEDEC website: UFS standard http://www.jedec....
Definition: gpu_translation_state.hh:37
gem5::ArmISA::mode
Bitfield< 4, 0 > mode
Definition: misc_types.hh:74

Generated on Sun Jul 30 2023 01:56:33 for gem5 by doxygen 1.8.17