gem5  [DEVELOP-FOR-23.0]
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
unknown.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2015 RISC-V Foundation
3  * Copyright (c) 2017 The University of Virginia
4  * All rights reserved.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions are
8  * met: redistributions of source code must retain the above copyright
9  * notice, this list of conditions and the following disclaimer;
10  * redistributions in binary form must reproduce the above copyright
11  * notice, this list of conditions and the following disclaimer in the
12  * documentation and/or other materials provided with the distribution;
13  * neither the name of the copyright holders nor the names of its
14  * contributors may be used to endorse or promote products derived from
15  * this software without specific prior written permission.
16  *
17  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28  */
29 
30 #ifndef __ARCH_RISCV_UNKNOWN_INST_HH__
31 #define __ARCH_RISCV_UNKNOWN_INST_HH__
32 
33 #include <memory>
34 #include <string>
35 
36 #include "arch/riscv/faults.hh"
38 #include "cpu/exec_context.hh"
39 #include "cpu/static_inst.hh"
40 
41 namespace gem5
42 {
43 
44 namespace RiscvISA
45 {
46 
52 class Unknown : public RiscvStaticInst
53 {
54  public:
55  Unknown(ExtMachInst _machInst)
56  : RiscvStaticInst("unknown", _machInst, No_OpClass)
57  {}
58 
59  Fault
60  execute(ExecContext *, trace::InstRecord *) const override
61  {
62  return std::make_shared<UnknownInstFault>(machInst.instBits);
63  }
64 
65  std::string
67  Addr pc, const loader::SymbolTable *symtab) const override
68  {
69  return csprintf("unknown opcode %#02x", machInst.opcode);
70  }
71 };
72 
73 } // namespace RiscvISA
74 } // namespace gem5
75 
76 #endif // __ARCH_RISCV_UNKNOWN_INST_HH__
faults.hh
gem5::RiscvISA::Unknown::execute
Fault execute(ExecContext *, trace::InstRecord *) const override
Definition: unknown.hh:60
gem5::RiscvISA::Unknown
Static instruction class for unknown (illegal) instructions.
Definition: unknown.hh:52
gem5::RiscvISA::RiscvStaticInst
Base class for all RISC-V static instructions.
Definition: static_inst.hh:51
gem5::trace::InstRecord
Definition: insttracer.hh:60
gem5::loader::SymbolTable
Definition: symtab.hh:64
gem5::csprintf
std::string csprintf(const char *format, const Args &...args)
Definition: cprintf.hh:161
gem5::RiscvISA::Unknown::Unknown
Unknown(ExtMachInst _machInst)
Definition: unknown.hh:55
gem5::RiscvISA::RiscvStaticInst::machInst
ExtMachInst machInst
Definition: static_inst.hh:74
gem5::Fault
std::shared_ptr< FaultBase > Fault
Definition: types.hh:248
gem5::RiscvISA::pc
Bitfield< 4 > pc
Definition: pra_constants.hh:243
static_inst.hh
static_inst.hh
gem5::Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition: types.hh:147
gem5::RiscvISA::Unknown::generateDisassembly
std::string generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition: unknown.hh:66
gem5::X86ISA::ExtMachInst
Definition: types.hh:212
exec_context.hh
gem5::ExecContext
The ExecContext is an abstract base class the provides the interface used by the ISA to manipulate th...
Definition: exec_context.hh:71
gem5::X86ISA::ExtMachInst::opcode
struct gem5::X86ISA::ExtMachInst::@32 opcode
gem5
Reference material can be found at the JEDEC website: UFS standard http://www.jedec....
Definition: gpu_translation_state.hh:37

Generated on Sun Jul 30 2023 01:56:50 for gem5 by doxygen 1.8.17