gem5  v22.1.0.0
gem5::PowerISA::IntConcatRotateOp Member List

This is the complete list of members for gem5::PowerISA::IntConcatRotateOp, including all inherited members.

_destRegIdxPtrgem5::StaticInstprivate
_numDestRegsgem5::StaticInstprotected
_numSrcRegsgem5::StaticInstprotected
_numTypedDestRegsgem5::StaticInstprotected
_opClassgem5::StaticInstprotected
_srcRegIdxPtrgem5::StaticInstprivate
advancePC(PCStateBase &pc_state) const overridegem5::PowerISA::PowerStaticInstinlineprotectedvirtual
advancePC(ThreadContext *tc) const overridegem5::PowerISA::PowerStaticInstinlineprotectedvirtual
asBytes(void *buf, size_t max_size) overridegem5::PowerISA::PowerStaticInstinlineprotectedvirtual
bitmask(uint32_t begin, uint32_t end) constgem5::PowerISA::IntConcatRotateOpinlineprotected
branchTarget(const PCStateBase &pc) constgem5::StaticInstvirtual
branchTarget(ThreadContext *tc) constgem5::StaticInstvirtual
buildRetPC(const PCStateBase &cur_pc, const PCStateBase &call_pc) const overridegem5::PowerISA::PowerStaticInstinlineprotectedvirtual
cachedDisassemblygem5::StaticInstmutableprotected
completeAcc(Packet *pkt, ExecContext *xc, trace::InstRecord *trace_data) constgem5::StaticInstinlinevirtual
countgem5::RefCountedmutableprivate
decref() constgem5::RefCountedinline
destRegIdx(int i) constgem5::StaticInstinline
disassemble(Addr pc, const loader::SymbolTable *symtab=nullptr) constgem5::StaticInstvirtual
execute(ExecContext *xc, trace::InstRecord *traceData) const =0gem5::StaticInstpure virtual
fetchMicroop(MicroPC upc) constgem5::StaticInstvirtual
flagsgem5::StaticInstprotected
generateDisassembly(Addr pc, const loader::SymbolTable *symtab) const overridegem5::PowerISA::IntConcatRotateOpprotectedvirtual
getEMI() constgem5::StaticInstinlinevirtual
getName()gem5::StaticInstinline
incref() constgem5::RefCountedinline
initiateAcc(ExecContext *xc, trace::InstRecord *traceData) constgem5::StaticInstinlinevirtual
insertCRField(uint32_t cr, uint32_t bf, uint32_t value) constgem5::PowerISA::PowerStaticInstinlineprotected
IntConcatRotateOp(const char *mnem, MachInst _machInst, OpClass __opClass)gem5::PowerISA::IntConcatRotateOpinlineprotected
IntConcatShiftOp(const char *mnem, MachInst _machInst, OpClass __opClass)gem5::PowerISA::IntConcatShiftOpinlineprotected
IntOp(const char *mnem, MachInst _machInst, OpClass __opClass)gem5::PowerISA::IntOpinlineprotected
isAtomic() constgem5::StaticInstinline
isCall() constgem5::StaticInstinline
isCondCtrl() constgem5::StaticInstinline
isControl() constgem5::StaticInstinline
isDataPrefetch() constgem5::StaticInstinline
isDelayedCommit() constgem5::StaticInstinline
isDirectCtrl() constgem5::StaticInstinline
isFirstMicroop() constgem5::StaticInstinline
isFloating() constgem5::StaticInstinline
isFullMemBarrier() constgem5::StaticInstinline
isHtmCancel() constgem5::StaticInstinline
isHtmCmd() constgem5::StaticInstinline
isHtmStart() constgem5::StaticInstinline
isHtmStop() constgem5::StaticInstinline
isIndirectCtrl() constgem5::StaticInstinline
isInstPrefetch() constgem5::StaticInstinline
isInteger() constgem5::StaticInstinline
isLastMicroop() constgem5::StaticInstinline
isLoad() constgem5::StaticInstinline
isMacroop() constgem5::StaticInstinline
isMemRef() constgem5::StaticInstinline
isMicroop() constgem5::StaticInstinline
isNonSpeculative() constgem5::StaticInstinline
isNop() constgem5::StaticInstinline
isPrefetch() constgem5::StaticInstinline
isQuiesce() constgem5::StaticInstinline
isReadBarrier() constgem5::StaticInstinline
isReturn() constgem5::StaticInstinline
isSerializeAfter() constgem5::StaticInstinline
isSerializeBefore() constgem5::StaticInstinline
isSerializing() constgem5::StaticInstinline
isSquashAfter() constgem5::StaticInstinline
isStore() constgem5::StaticInstinline
isStoreConditional() constgem5::StaticInstinline
isSyscall() constgem5::StaticInstinline
isUncondCtrl() constgem5::StaticInstinline
isUnverifiable() constgem5::StaticInstinline
isVector() constgem5::StaticInstinline
isWriteBarrier() constgem5::StaticInstinline
machInstgem5::PowerISA::PowerStaticInstprotected
makeCRFieldSigned(int64_t a, int64_t b, bool so) constgem5::PowerISA::IntOpinlineprotected
makeCRFieldUnsigned(uint64_t a, uint64_t b, bool so) constgem5::PowerISA::IntOpinlineprotected
mbgem5::PowerISA::IntConcatRotateOpprotected
megem5::PowerISA::IntConcatRotateOpprotected
mnemonicgem5::StaticInstprotected
nullStaticInstPtrgem5::StaticInststatic
numDestRegs() constgem5::StaticInstinline
numDestRegs(RegClassType type) constgem5::StaticInstinline
numSrcRegs() constgem5::StaticInstinline
oegem5::PowerISA::IntOpprotected
opClass() constgem5::StaticInstinline
operator=(const RefCounted &)gem5::RefCountedprivate
PowerStaticInst(const char *mnem, ExtMachInst _machInst, OpClass __opClass)gem5::PowerISA::PowerStaticInstinlineprotected
printFlags(std::ostream &outs, const std::string &separator) constgem5::StaticInst
printReg(std::ostream &os, RegId reg) constgem5::PowerISA::PowerStaticInstprotected
rcgem5::PowerISA::IntOpprotected
RefCounted(const RefCounted &)gem5::RefCountedprivate
RefCounted()gem5::RefCountedinline
RegIdArrayPtr typedefgem5::StaticInst
rotate(uint64_t value, uint32_t shift) constgem5::PowerISA::IntConcatRotateOpinlineprotected
setDelayedCommit()gem5::StaticInstinline
setDestRegIdx(int i, const RegId &val)gem5::StaticInstinline
setFirstMicroop()gem5::StaticInstinline
setFlag(Flags f)gem5::StaticInstinline
setLastMicroop()gem5::StaticInstinline
setRegIdxArrays(RegIdArrayPtr src, RegIdArrayPtr dest)gem5::StaticInstinlineprotected
setSrcRegIdx(int i, const RegId &val)gem5::StaticInstinline
shgem5::PowerISA::IntConcatShiftOpprotected
simpleAsBytes(void *buf, size_t max_size, const T &t)gem5::StaticInstinlineprotected
srcRegIdx(int i) constgem5::StaticInstinline
StaticInst(const char *_mnemonic, OpClass op_class)gem5::StaticInstinlineprotected
~RefCounted()gem5::RefCountedinlinevirtual
~StaticInst()gem5::StaticInstinlinevirtual

Generated on Wed Dec 21 2022 10:24:19 for gem5 by doxygen 1.9.1