gem5  v20.0.0.0
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
DRAMSim2 Member List

This is the complete list of members for DRAMSim2, including all inherited members.

_paramsSimObjectprotected
_systemAbstractMemoryprotected
AbstractMemory(const Params *p)AbstractMemory
access(PacketPtr pkt)AbstractMemory
accessAndRespond(PacketPtr pkt)DRAMSim2private
addLockedAddr(LockedAddr addr)AbstractMemoryinline
addStat(Stats::Info *info)Stats::Group
addStatGroup(const char *name, Group *block)Stats::Group
backdoorAbstractMemoryprotected
checkLockedAddrList(PacketPtr pkt)AbstractMemoryprotected
Clocked(ClockDomain &clk_domain)Clockedinlineprotected
Clocked(Clocked &)=deleteClockedprotected
clockEdge(Cycles cycles=Cycles(0)) constClockedinline
ClockedObject(const ClockedObjectParams *p)ClockedObject
clockPeriod() constClockedinline
clockPeriodUpdated()Clockedinlineprotectedvirtual
confTableReportedAbstractMemoryprotected
curCycle() constClockedinline
currentSection()Serializablestatic
cyclesToTicks(Cycles c) constClockedinline
deschedule(Event &event)EventManagerinline
deschedule(Event *event)EventManagerinline
drain() overrideDRAMSim2virtual
Drainable()Drainableprotected
drainResume()Drainableinlineprotectedvirtual
drainState() constDrainableinline
DRAMSim2(const Params *p)DRAMSim2
EventManager(EventManager &em)EventManagerinline
EventManager(EventManager *em)EventManagerinline
EventManager(EventQueue *eq)EventManagerinline
eventqEventManagerprotected
eventQueue() constEventManagerinline
find(const char *name)SimObjectstatic
frequency() constClockedinline
functionalAccess(PacketPtr pkt)AbstractMemory
getAddrRange() constAbstractMemory
getLockedAddrList() constAbstractMemoryinline
getPort(const std::string &if_name, PortID idx=InvalidPortID) overrideDRAMSim2virtual
getProbeManager()SimObject
getStatGroups() constStats::Group
getStats() constStats::Group
Group()=deleteStats::Group
Group(const Group &)=deleteStats::Group
Group(Group *parent, const char *name=nullptr)Stats::Group
inAddrMapAbstractMemoryprotected
init() overrideDRAMSim2virtual
initState() overrideAbstractMemoryvirtual
isConfReported() constAbstractMemoryinline
isInAddrMap() constAbstractMemoryinline
isKvmMap() constAbstractMemoryinline
isNull() constAbstractMemoryinline
kvmMapAbstractMemoryprotected
loadState(CheckpointIn &cp)SimObjectvirtual
lockedAddrListAbstractMemoryprotected
memInvalidate()SimObjectinlinevirtual
memWriteback()SimObjectinlinevirtual
name() constSimObjectinlinevirtual
nbrOutstanding() constDRAMSim2private
nbrOutstandingReadsDRAMSim2private
nbrOutstandingWritesDRAMSim2private
nextCycle() constClockedinline
notifyFork()Drainableinlinevirtual
ClockedObject::operator=(const Group &)=deleteStats::Group
ClockedObject::operator=(Clocked &)=deleteClockedprotected
outstandingReadsDRAMSim2private
outstandingWritesDRAMSim2private
params() constAbstractMemoryinline
Params typedefDRAMSim2
pendingDeleteDRAMSim2private
pmemAddrAbstractMemoryprotected
portDRAMSim2private
powerStateClockedObject
preDumpStats()Stats::Groupvirtual
rangeAbstractMemoryprotected
readComplete(unsigned id, uint64_t addr, uint64_t cycle)DRAMSim2
recvAtomic(PacketPtr pkt)DRAMSim2protected
recvFunctional(PacketPtr pkt)DRAMSim2protected
recvRespRetry()DRAMSim2protected
recvTimingReq(PacketPtr pkt)DRAMSim2protected
regProbeListeners()SimObjectvirtual
regProbePoints()SimObjectvirtual
regStats()Stats::Groupvirtual
reschedule(Event &event, Tick when, bool always=false)EventManagerinline
reschedule(Event *event, Tick when, bool always=false)EventManagerinline
resetClock() constClockedinlineprotected
resetStats()Stats::Groupvirtual
resolveStat(std::string name) constStats::Group
responseQueueDRAMSim2private
retryReqDRAMSim2private
retryRespDRAMSim2private
schedule(Event &event, Tick when)EventManagerinline
schedule(Event *event, Tick when)EventManagerinline
sendResponse()DRAMSim2private
sendResponseEventDRAMSim2private
Serializable()Serializable
serialize(CheckpointOut &cp) const overrideClockedObjectvirtual
serializeAll(CheckpointOut &cp)SimObjectstatic
Serializable::serializeAll(const std::string &cpt_dir)Serializablestatic
serializeSection(CheckpointOut &cp, const char *name) constSerializable
serializeSection(CheckpointOut &cp, const std::string &name) constSerializableinline
setBackingStore(uint8_t *pmem_addr)AbstractMemory
setCurTick(Tick newVal)EventManagerinline
signalDrainDone() constDrainableinlineprotected
SimObject(const Params *_params)SimObject
size() constAbstractMemoryinline
start() constAbstractMemoryinline
startTickDRAMSim2private
startup() overrideDRAMSim2virtual
statsAbstractMemoryprotected
system() constAbstractMemoryinline
system(System *sys)AbstractMemoryinline
tick()DRAMSim2private
tickEventDRAMSim2private
ticksToCycles(Tick t) constClockedinline
toHostAddr(Addr addr) constAbstractMemoryinline
trackLoadLocked(PacketPtr pkt)AbstractMemoryprotected
unserialize(CheckpointIn &cp) overrideClockedObjectvirtual
unserializeGlobals(CheckpointIn &cp)Serializablestatic
unserializeSection(CheckpointIn &cp, const char *name)Serializable
unserializeSection(CheckpointIn &cp, const std::string &name)Serializableinline
updateClockPeriod()Clockedinline
voltage() constClockedinline
wakeupEventQueue(Tick when=(Tick) -1)EventManagerinline
wrapperDRAMSim2private
writeComplete(unsigned id, uint64_t addr, uint64_t cycle)DRAMSim2
writeOK(PacketPtr pkt)AbstractMemoryinlineprotected
~AbstractMemory()AbstractMemoryinlinevirtual
~Clocked()Clockedinlineprotectedvirtual
~Drainable()Drainableprotectedvirtual
~Group()Stats::Groupvirtual
~Serializable()Serializablevirtual
~SimObject()SimObjectvirtual

Generated on Thu May 28 2020 16:21:44 for gem5 by doxygen 1.8.13