Go to the documentation of this file.
30 #ifndef __ARCH_RISCV_INST_MEM_HH__
31 #define __ARCH_RISCV_INST_MEM_HH__
73 #endif // __ARCH_RISCV_INST_MEM_HH__
MemInst(const char *mnem, ExtMachInst _machInst, OpClass __opClass)
std::string generateDisassembly(Addr pc, const Loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
std::string generateDisassembly(Addr pc, const Loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
TheISA::ExtMachInst ExtMachInst
Binary extended machine instruction type.
Request::Flags memAccessFlags
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Base class for all RISC-V static instructions.
Generated on Wed Sep 30 2020 14:02:00 for gem5 by doxygen 1.8.17