gem5  v20.1.0.0
branch.cc
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2018 ARM Limited
3  * All rights reserved
4  *
5  * The license below extends only to copyright in the software and shall
6  * not be construed as granting a license to any other intellectual
7  * property including but not limited to intellectual property relating
8  * to a hardware implementation of the functionality of the software
9  * licensed hereunder. You may use the software subject to the license
10  * terms below provided that you ensure that this notice is replicated
11  * unmodified and in its entirety in all distributions of the software,
12  * modified or unmodified, in source code or in binary form.
13  *
14  * Redistribution and use in source and binary forms, with or without
15  * modification, are permitted provided that the following conditions are
16  * met: redistributions of source code must retain the above copyright
17  * notice, this list of conditions and the following disclaimer;
18  * redistributions in binary form must reproduce the above copyright
19  * notice, this list of conditions and the following disclaimer in the
20  * documentation and/or other materials provided with the distribution;
21  * neither the name of the copyright holders nor the names of its
22  * contributors may be used to endorse or promote products derived from
23  * this software without specific prior written permission.
24  *
25  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
26  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
27  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
28  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
29  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
30  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
31  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
32  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
33  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
34  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
35  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
36  */
37 
38 #include "arch/arm/insts/branch.hh"
39 
40 #include "base/cprintf.hh"
41 
42 namespace ArmISA {
43 
44 std::string
46  Addr pc, const Loader::SymbolTable *symtab) const
47 {
48  std::stringstream ss;
49  printMnemonic(ss, "", false);
50  printIntReg(ss, op1);
51  return ss.str();
52 }
53 
54 std::string
56  Addr pc, const Loader::SymbolTable *symtab) const
57 {
58  std::stringstream ss;
59  printMnemonic(ss, "", false);
60  printTarget(ss, pc + imm, symtab);
61  return ss.str();
62 }
63 
64 std::string
66  Addr pc, const Loader::SymbolTable *symtab) const
67 {
68  std::stringstream ss;
69  printMnemonic(ss, "", false);
70  printIntReg(ss, op1);
71  ccprintf(ss, ", ");
72  printIntReg(ss, op2);
73  return ss.str();
74 }
75 
76 } // namespace ArmISA
ArmISA::BranchImm::imm
int32_t imm
Definition: branch.hh:52
ArmISA::BranchReg::generateDisassembly
std::string generateDisassembly(Addr pc, const Loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition: branch.cc:45
ArmISA::BranchImm::generateDisassembly
std::string generateDisassembly(Addr pc, const Loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition: branch.cc:55
branch.hh
Loader::SymbolTable
Definition: symtab.hh:59
ArmISA::ArmStaticInst::printIntReg
void printIntReg(std::ostream &os, RegIndex reg_idx, uint8_t opWidth=0) const
Print a register name for disassembly given the unique dependence tag number (FP or int).
Definition: static_inst.cc:296
ArmISA::BranchRegReg::op2
IntRegIndex op2
Definition: branch.hh:113
ArmISA
Definition: ccregs.hh:41
ArmISA::BranchRegReg::generateDisassembly
std::string generateDisassembly(Addr pc, const Loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition: branch.cc:65
ArmISA::ss
Bitfield< 21 > ss
Definition: miscregs_types.hh:56
MipsISA::pc
Bitfield< 4 > pc
Definition: pra_constants.hh:240
ArmISA::BranchReg::op1
IntRegIndex op1
Definition: branch.hh:82
ArmISA::BranchRegReg::op1
IntRegIndex op1
Definition: branch.hh:112
cprintf.hh
Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition: types.hh:142
ArmISA::ArmStaticInst::printMnemonic
void printMnemonic(std::ostream &os, const std::string &suffix="", bool withPred=true, bool withCond64=false, ConditionCode cond64=COND_UC) const
Definition: static_inst.cc:374
ccprintf
void ccprintf(cp::Print &print)
Definition: cprintf.hh:127
ArmISA::ArmStaticInst::printTarget
void printTarget(std::ostream &os, Addr target, const Loader::SymbolTable *symtab) const
Definition: static_inst.cc:395

Generated on Wed Sep 30 2020 14:02:00 for gem5 by doxygen 1.8.17