gem5 v24.0.0.0
Loading...
Searching...
No Matches
gem5::ArmKvmCPU Member List

This is the complete list of members for gem5::ArmKvmCPU, including all inherited members.

_cacheLineSizegem5::BaseCPUprotected
_cpuIdgem5::BaseCPUprotected
_dataRequestorIdgem5::BaseCPUprotected
_drainManagergem5::Drainableprivate
_drainStategem5::Drainablemutableprivate
_instRequestorIdgem5::BaseCPUprotected
_kvmRungem5::BaseKvmCPUprivate
_namegem5::Namedprivate
_objNameResolvergem5::SimObjectprivatestatic
_paramsgem5::SimObjectprotected
_pidgem5::BaseCPUprotected
_regIndexListgem5::ArmKvmCPUmutableprivate
_socketIdgem5::BaseCPUprotected
_statusgem5::BaseKvmCPUprotected
_switchedOutgem5::BaseCPUprotected
_taskIdgem5::BaseCPUprotected
activateContext(ThreadID thread_num) overridegem5::BaseKvmCPUvirtual
activeInstPeriodgem5::BaseKvmCPUprivate
addressMonitorgem5::BaseCPUprivate
addStat(statistics::Info *info)gem5::statistics::Group
addStatGroup(const char *name, Group *block)gem5::statistics::Group
alwaysSyncTCgem5::BaseKvmCPUprotected
archIsDrained() constgem5::BaseKvmCPUinlineprotectedvirtual
ArmKvmCPU(const ArmKvmCPUParams &params)gem5::ArmKvmCPU
armMonitor(ThreadID tid, Addr address)gem5::BaseCPU
BaseCPU(const Params &params, bool is_checker=false)gem5::BaseCPU
BaseKvmCPU(const BaseKvmCPUParams &params)gem5::BaseKvmCPU
baseStatsgem5::BaseCPU
cacheLineSize() constgem5::BaseCPUinline
checkInterrupts(ThreadID tid) constgem5::BaseCPUinline
clearInterrupt(ThreadID tid, int int_num, int index)gem5::BaseCPUinline
clearInterrupts(ThreadID tid)gem5::BaseCPUinline
clockDomaingem5::Clockedprivate
Clocked(ClockDomain &clk_domain)gem5::Clockedinlineprotected
Clocked(Clocked &)=deletegem5::Clockedprotected
clockEdge(Cycles cycles=Cycles(0)) constgem5::Clockedinline
ClockedObject(const ClockedObjectParams &p)gem5::ClockedObject
clockPeriod() constgem5::Clockedinline
clockPeriodUpdated()gem5::Clockedinlineprotectedvirtual
commitStatsgem5::BaseCPU
contextToThread(ContextID cid)gem5::BaseCPUinline
CPU_STATE_ON enum valuegem5::BaseCPUprotected
CPU_STATE_SLEEP enum valuegem5::BaseCPUprotected
CPU_STATE_WAKEUP enum valuegem5::BaseCPUprotected
cpuId() constgem5::BaseCPUinline
cpuListgem5::BaseCPUprivatestatic
CPUState enum namegem5::BaseCPUprotected
ctrInstsgem5::BaseKvmCPU
curCycle() constgem5::Clockedinline
currentFunctionEndgem5::BaseCPUprivate
currentFunctionStartgem5::BaseCPUprivate
currentSection()gem5::Serializablestatic
cyclegem5::Clockedmutableprivate
cyclesToTicks(Cycles c) constgem5::Clockedinline
dataPortgem5::BaseKvmCPUprotected
dataRequestorId() constgem5::BaseCPUinline
deallocateContext(ThreadID thread_num)gem5::BaseKvmCPU
decodeCoProcReg(uint64_t id) constgem5::ArmKvmCPUprotected
decodeVFPCtrlReg(uint64_t id) constgem5::ArmKvmCPUprotected
deschedule(Event &event)gem5::EventManagerinline
deschedule(Event *event)gem5::EventManagerinline
deschedulePowerGatingEvent()gem5::BaseCPU
deviceEventQueue()gem5::BaseKvmCPUinlineprotected
discardPendingSignal(int signum) constgem5::BaseKvmCPUprivate
dmDrain()gem5::Drainableprivate
dmDrainResume()gem5::Drainableprivate
doMMIOAccess(Addr paddr, void *data, int size, bool write)gem5::BaseKvmCPUprotected
drain() overridegem5::BaseKvmCPUvirtual
Drainable()gem5::Drainableprotected
drainResume() overridegem5::BaseKvmCPUvirtual
drainState() constgem5::Drainableinline
dump()gem5::ArmKvmCPU
gem5::BaseKvmCPU::dump() constgem5::BaseKvmCPUvirtual
dumpKvmStateCoProc(uint64_t id)gem5::ArmKvmCPUprivate
dumpKvmStateCore()gem5::ArmKvmCPUprivate
dumpKvmStateMisc()gem5::ArmKvmCPUprivate
dumpKvmStateVFP(uint64_t id)gem5::ArmKvmCPUprivate
enableFunctionTrace()gem5::BaseCPUprivate
enterPwrGating()gem5::BaseCPUprotected
enterPwrGatingEventgem5::BaseCPUprotected
EventManager(EventManager &em)gem5::EventManagerinline
EventManager(EventManager *em)gem5::EventManagerinline
EventManager(EventQueue *eq)gem5::EventManagerinline
eventqgem5::EventManagerprotected
eventQueue() constgem5::EventManagerinline
executeStatsgem5::BaseCPU
fetchStatsgem5::BaseCPU
find(const char *name)gem5::SimObjectstatic
findContext(ThreadContext *tc)gem5::BaseCPU
finishMMIOPending()gem5::BaseKvmCPU
fiqAssertedgem5::ArmKvmCPUprivate
flushCoalescedMMIO()gem5::BaseKvmCPUprivate
flushTLBs()gem5::BaseCPU
frequency() constgem5::Clockedinline
functionEntryTickgem5::BaseCPUprivate
functionTraceStreamgem5::BaseCPUprivate
functionTracingEnabledgem5::BaseCPUprivate
generateCheckpointOut(const std::string &cpt_dir, std::ofstream &outstream)gem5::Serializablestatic
getAndFormatOneReg(uint64_t id) constgem5::BaseKvmCPUprotected
getContext(int tn) overridegem5::BaseKvmCPUvirtual
getCpuAddrMonitor(ThreadID tid)gem5::BaseCPUinline
getCurrentInstCount(ThreadID tid)gem5::BaseCPU
getDataPort() overridegem5::BaseKvmCPUinlinevirtual
getFPUState(struct kvm_fpu &state) constgem5::BaseKvmCPUprotected
getGuestData(uint64_t offset) constgem5::BaseKvmCPUinlineprotected
getHostCycles() constgem5::BaseKvmCPUprotectedvirtual
getInstPort() overridegem5::BaseKvmCPUinlinevirtual
getInterruptController(ThreadID tid)gem5::BaseCPUinline
getKvmRunState()gem5::BaseKvmCPUinlineprotected
getOneReg(uint64_t id, void *addr) constgem5::BaseKvmCPUprotected
getOneRegU32(uint64_t id) constgem5::BaseKvmCPUinlineprotected
getOneRegU64(uint64_t id) constgem5::BaseKvmCPUinlineprotected
getPid() constgem5::BaseCPUinline
getPort(const std::string &if_name, PortID idx=InvalidPortID) overridegem5::BaseCPUvirtual
getProbeManager()gem5::SimObject
getRegisters(struct kvm_regs &regs) constgem5::BaseKvmCPUprotected
getRegList() constgem5::ArmKvmCPUprotected
getRegList(struct kvm_reg_list &regs) constgem5::ArmKvmCPUprivate
getSimObjectResolver()gem5::SimObjectstatic
getSpecialRegisters(struct kvm_sregs &regs) constgem5::BaseKvmCPUprotected
getStatGroups() constgem5::statistics::Group
getStats() constgem5::statistics::Group
getTracer()gem5::BaseCPUinline
getVCpuID() constgem5::BaseKvmCPUinline
globalStatsgem5::BaseCPUprotectedstatic
Group()=deletegem5::statistics::Group
Group(const Group &)=deletegem5::statistics::Group
Group(Group *parent, const char *name=nullptr)gem5::statistics::Group
haltContext(ThreadID thread_num) overridegem5::BaseKvmCPUvirtual
handleKvmExit()gem5::BaseKvmCPUprotectedvirtual
handleKvmExitException()gem5::BaseKvmCPUprotectedvirtual
handleKvmExitFailEntry()gem5::BaseKvmCPUprotectedvirtual
handleKvmExitHypercall()gem5::BaseKvmCPUprotectedvirtual
handleKvmExitIO()gem5::BaseKvmCPUprotectedvirtual
handleKvmExitIRQWindowOpen()gem5::BaseKvmCPUprotectedvirtual
handleKvmExitUnknown()gem5::BaseKvmCPUprotectedvirtual
hostFactorgem5::BaseKvmCPUprivate
htmSendAbortSignal(ThreadID tid, uint64_t htm_uid, HtmFailureFaultCause cause)gem5::BaseCPUinlinevirtual
hwCyclesgem5::BaseKvmCPUprivate
hwInstructionsgem5::BaseKvmCPUprivate
Idle enum valuegem5::BaseKvmCPUprotected
init() overridegem5::BaseKvmCPUvirtual
initState()gem5::SimObjectvirtual
instCntgem5::BaseCPUprotected
instCount()gem5::BaseCPUinline
instPortgem5::BaseKvmCPUprotected
instRequestorId() constgem5::BaseCPUinline
interruptsgem5::BaseCPUprotected
invariant_regsgem5::ArmKvmCPUprivatestatic
invldPidgem5::BaseCPUstatic
ioctl(int request, long p1) constgem5::BaseKvmCPUprotected
ioctl(int request, void *p1) constgem5::BaseKvmCPUinlineprotected
ioctl(int request) constgem5::BaseKvmCPUinlineprotected
ioctlRun()gem5::BaseKvmCPUprotectedvirtual
irqAssertedgem5::ArmKvmCPUprivate
isInvariantReg(uint64_t id)gem5::ArmKvmCPUprotected
kick() constgem5::BaseKvmCPUinline
kvmArmVCpuInit(uint32_t target)gem5::ArmKvmCPUprotected
kvmArmVCpuInit(const struct kvm_vcpu_init &init)gem5::ArmKvmCPUprotected
kvmCoreMiscRegsgem5::ArmKvmCPUprotectedstatic
kvmInterrupt(const struct kvm_interrupt &interrupt)gem5::BaseKvmCPUprotected
kvmIntRegsgem5::ArmKvmCPUprotectedstatic
kvmNonMaskableInterrupt()gem5::BaseKvmCPUprotected
kvmRun(Tick ticks)gem5::ArmKvmCPUprotectedvirtual
kvmRunDrain()gem5::BaseKvmCPUprotectedvirtual
kvmStateDirtygem5::BaseKvmCPUprotected
loadState(CheckpointIn &cp)gem5::SimObjectvirtual
memInvalidate()gem5::SimObjectinlinevirtual
memWriteback()gem5::SimObjectinlinevirtual
mergedParentgem5::statistics::Groupprivate
mergedStatGroupsgem5::statistics::Groupprivate
mergeStatGroup(Group *block)gem5::statistics::Group
mmioRinggem5::BaseKvmCPUprivate
modelResetPortgem5::BaseCPUprotected
mwait(ThreadID tid, PacketPtr pkt)gem5::BaseCPU
mwaitAtomic(ThreadID tid, ThreadContext *tc, BaseMMU *mmu)gem5::BaseCPU
name() constgem5::Namedinlinevirtual
Named(const std::string &name_)gem5::Namedinline
nextCycle() constgem5::Clockedinline
notifyFork() overridegem5::BaseKvmCPUvirtual
numContexts()gem5::BaseCPUinline
numSimulatedCPUs()gem5::BaseCPUinlinestatic
numSimulatedInsts()gem5::BaseCPUinlinestatic
numSimulatedOps()gem5::BaseCPUinlinestatic
numThreadsgem5::BaseCPU
gem5::operator=(const Group &)=deletegem5::statistics::Group
gem5::Clocked::operator=(Clocked &)=deletegem5::Clockedprotected
pageSizegem5::BaseKvmCPUprivate
PARAMS(BaseCPU)gem5::BaseCPU
Params typedefgem5::ClockedObject
params() constgem5::SimObjectinline
pathgem5::Serializableprivatestatic
perfControlledByTimergem5::BaseKvmCPUprivate
pmuProbePoint(const char *name)gem5::BaseCPUprotected
postInterrupt(ThreadID tid, int int_num, int index)gem5::BaseCPU
powerGatingOnIdlegem5::BaseCPUprotected
powerStategem5::ClockedObject
ppActiveCyclesgem5::BaseCPUprotected
ppAllCyclesgem5::BaseCPUprotected
ppRetiredBranchesgem5::BaseCPUprotected
ppRetiredInstsgem5::BaseCPUprotected
ppRetiredInstsPCgem5::BaseCPUprotected
ppRetiredLoadsgem5::BaseCPUprotected
ppRetiredStoresgem5::BaseCPUprotected
ppSleepinggem5::BaseCPUprotected
preDumpStats()gem5::statistics::Groupvirtual
previousCyclegem5::BaseCPUprotected
previousStategem5::BaseCPUprotected
probeInstCommit(const StaticInstPtr &inst, Addr pc)gem5::BaseCPUvirtual
probeManagergem5::SimObjectprivate
pwrGatingLatencygem5::BaseCPUprotected
RegIndexVector typedefgem5::ArmKvmCPUprotected
registerThreadContexts()gem5::BaseCPU
regProbeListeners()gem5::SimObjectvirtual
regProbePoints() overridegem5::BaseCPUvirtual
regStats() overridegem5::BaseCPUvirtual
reschedule(Event &event, Tick when, bool always=false)gem5::EventManagerinline
reschedule(Event *event, Tick when, bool always=false)gem5::EventManagerinline
resetClock() constgem5::Clockedinlineprotected
resetStats()gem5::statistics::Groupvirtual
resolveStat(std::string name) constgem5::statistics::Group
restartEqThread()gem5::BaseKvmCPUprivate
Running enum valuegem5::BaseKvmCPUprotected
RunningMMIOPending enum valuegem5::BaseKvmCPUprotected
RunningService enum valuegem5::BaseKvmCPUprotected
RunningServiceCompletion enum valuegem5::BaseKvmCPUprotected
runTimergem5::BaseKvmCPUprivate
schedule(Event &event, Tick when)gem5::EventManagerinline
schedule(Event *event, Tick when)gem5::EventManagerinline
scheduleInstStop(ThreadID tid, Counter insts, std::string cause)gem5::BaseCPU
scheduleInstStopAnyThread(Counter max_insts)gem5::BaseCPU
schedulePowerGatingEvent()gem5::BaseCPU
scheduleSimpointsInstStop(std::vector< Counter > inst_starts)gem5::BaseCPU
Serializable()gem5::Serializable
serialize(CheckpointOut &cp) const overridegem5::BaseCPUvirtual
serializeAll(const std::string &cpt_dir)gem5::SimObjectstatic
serializeSection(CheckpointOut &cp, const char *name) constgem5::Serializable
serializeSection(CheckpointOut &cp, const std::string &name) constgem5::Serializableinline
serializeThread(CheckpointOut &cp, ThreadID tid) const overridegem5::BaseKvmCPUvirtual
setCurTick(Tick newVal)gem5::EventManagerinline
setFPUState(const struct kvm_fpu &state)gem5::BaseKvmCPUprotected
setOneReg(uint64_t id, const void *addr)gem5::BaseKvmCPUprotected
setOneReg(uint64_t id, uint64_t value)gem5::BaseKvmCPUinlineprotected
setOneReg(uint64_t id, uint32_t value)gem5::BaseKvmCPUinlineprotected
setPid(uint32_t pid)gem5::BaseCPUinline
setRegisters(const struct kvm_regs &regs)gem5::BaseKvmCPUprotected
setReset(bool state)gem5::BaseCPUvirtual
setSignalMask(const sigset_t *mask)gem5::BaseKvmCPUprotected
setSimObjectResolver(SimObjectResolver *resolver)gem5::SimObjectstatic
setSpecialRegisters(const struct kvm_sregs &regs)gem5::BaseKvmCPUprotected
setupCounters()gem5::BaseKvmCPUprivate
setupInstCounter(uint64_t period=0)gem5::BaseKvmCPUprivate
setupInstStop()gem5::BaseKvmCPUprivate
setupSignalHandler()gem5::BaseKvmCPUprivate
signalDrainDone() constgem5::Drainableinlineprotected
SimObject(const Params &p)gem5::SimObject
SimObjectList typedefgem5::SimObjectprivate
simObjectListgem5::SimObjectprivatestatic
socketId() constgem5::BaseCPUinline
startup()gem5::ArmKvmCPUvirtual
statGroupsgem5::statistics::Groupprivate
statsgem5::BaseKvmCPU
Status enum namegem5::BaseKvmCPUprotected
stutterPC(PCStateBase &pc) constgem5::ArmKvmCPUinlineprotectedvirtual
suspendContext(ThreadID thread_num) overridegem5::BaseKvmCPUvirtual
switchedOut() constgem5::BaseCPUinline
switchOut() overridegem5::BaseKvmCPUvirtual
syncKvmState()gem5::BaseKvmCPUprotected
syncThreadContext()gem5::BaseKvmCPUprotected
syscallRetryLatencygem5::BaseCPU
systemgem5::BaseCPU
takeOverFrom(BaseCPU *cpu) overridegem5::BaseKvmCPUvirtual
taskId() constgem5::BaseCPUinline
taskId(uint32_t id)gem5::BaseCPUinline
tcgem5::BaseKvmCPU
threadgem5::BaseKvmCPU
threadContextDirtygem5::BaseKvmCPUprotected
threadContextsgem5::BaseCPUprotected
tick()gem5::BaseKvmCPUprotected
tickEventgem5::BaseKvmCPUprivate
ticksToCycles(Tick t) constgem5::Clockedinline
totalInsts() const overridegem5::BaseKvmCPUvirtual
totalOps() const overridegem5::BaseKvmCPUvirtual
traceFunctions(Addr pc)gem5::BaseCPUinline
traceFunctionsInternal(Addr pc)gem5::BaseCPUprivate
tracergem5::BaseCPUprotected
tryDrain()gem5::BaseKvmCPUprivate
unserialize(CheckpointIn &cp) overridegem5::BaseCPUvirtual
unserializeSection(CheckpointIn &cp, const char *name)gem5::Serializable
unserializeSection(CheckpointIn &cp, const std::string &name)gem5::Serializableinline
unserializeThread(CheckpointIn &cp, ThreadID tid) overridegem5::BaseKvmCPUvirtual
update() constgem5::Clockedinlineprivate
updateClockPeriod()gem5::Clockedinline
updateCycleCounters(CPUState state)gem5::BaseCPUinlineprotected
updateKvmState()gem5::ArmKvmCPUprotectedvirtual
updateKvmStateCoProc(uint64_t id, bool show_warnings)gem5::ArmKvmCPUprivate
updateKvmStateCore()gem5::ArmKvmCPUprivate
updateKvmStateMisc()gem5::ArmKvmCPUprivate
updateKvmStateVFP(uint64_t id, bool show_warnings)gem5::ArmKvmCPUprivate
updateTCStateCoProc(uint64_t id, bool show_warnings)gem5::ArmKvmCPUprivate
updateTCStateCore()gem5::ArmKvmCPUprivate
updateTCStateMisc()gem5::ArmKvmCPUprivate
updateTCStateVFP(uint64_t id, bool show_warnings)gem5::ArmKvmCPUprivate
updateThreadContext()gem5::ArmKvmCPUprotectedvirtual
usePerfgem5::BaseKvmCPUprotected
vcpuFDgem5::BaseKvmCPUprivate
vcpuIDgem5::BaseKvmCPUprotected
vcpuMMapSizegem5::BaseKvmCPUprivate
vcpuThreadgem5::BaseKvmCPUprotected
verifyMemoryMode() const overridegem5::BaseKvmCPUvirtual
vmgem5::BaseKvmCPU
voltage() constgem5::Clockedinline
wakeup(ThreadID tid=0) overridegem5::BaseKvmCPUvirtual
wakeupEventQueue(Tick when=(Tick) -1)gem5::EventManagerinline
workItemBegin()gem5::BaseCPUinline
workItemEnd()gem5::BaseCPUinline
~ArmKvmCPU()gem5::ArmKvmCPUvirtual
~BaseCPU()gem5::BaseCPUvirtual
~BaseKvmCPU()gem5::BaseKvmCPUvirtual
~Clocked()gem5::Clockedinlineprotectedvirtual
~Drainable()gem5::Drainableprotectedvirtual
~Group()gem5::statistics::Groupvirtual
~Named()=defaultgem5::Namedvirtual
~Serializable()gem5::Serializablevirtual
~SimObject()gem5::SimObjectvirtual

Generated on Tue Jun 18 2024 16:24:09 for gem5 by doxygen 1.11.0