_drainManager | gem5::Drainable | private |
_drainState | gem5::Drainable | mutableprivate |
_name | gem5::Named | private |
_nextLevel | gem5::BaseTLB | protected |
_objNameResolver | gem5::SimObject | privatestatic |
_params | gem5::SimObject | protected |
_type | gem5::BaseTLB | protected |
addStat(statistics::Info *info) | gem5::statistics::Group | |
addStatGroup(const char *name, Group *block) | gem5::statistics::Group | |
AtomicToIo enum value | gem5::SparcISA::TLB | protected |
BaseTLB(const BaseTLBParams &p) | gem5::BaseTLB | inlineprotected |
c0_config | gem5::SparcISA::TLB | protected |
c0_tsb_ps0 | gem5::SparcISA::TLB | protected |
c0_tsb_ps1 | gem5::SparcISA::TLB | protected |
cacheAsi | gem5::SparcISA::TLB | private |
cacheEntry | gem5::SparcISA::TLB | private |
cacheState | gem5::SparcISA::TLB | protected |
cacheValid | gem5::SparcISA::TLB | protected |
clearUsedBits() | gem5::SparcISA::TLB | protected |
ContextType enum name | gem5::SparcISA::TLB | protected |
currentSection() | gem5::Serializable | static |
cx_config | gem5::SparcISA::TLB | protected |
cx_tsb_ps0 | gem5::SparcISA::TLB | protected |
cx_tsb_ps1 | gem5::SparcISA::TLB | protected |
demapAll(int partition_id) | gem5::SparcISA::TLB | protected |
demapContext(int partition_id, int context_id) | gem5::SparcISA::TLB | protected |
demapPage(Addr va, int partition_id, bool real, int context_id) | gem5::SparcISA::TLB | protected |
demapPage(Addr vaddr, uint64_t asn) override | gem5::SparcISA::TLB | inlinevirtual |
deschedule(Event &event) | gem5::EventManager | inline |
deschedule(Event *event) | gem5::EventManager | inline |
dmDrain() | gem5::Drainable | private |
dmDrainResume() | gem5::Drainable | private |
doMmuRegRead(ThreadContext *tc, Packet *pkt) | gem5::SparcISA::TLB | |
doMmuRegWrite(ThreadContext *tc, Packet *pkt) | gem5::SparcISA::TLB | |
drain() override | gem5::SimObject | inlinevirtual |
Drainable() | gem5::Drainable | protected |
drainResume() | gem5::Drainable | inlineprotectedvirtual |
drainState() const | gem5::Drainable | inline |
dumpAll() | gem5::SparcISA::TLB | |
EventManager(EventManager &em) | gem5::EventManager | inline |
EventManager(EventManager *em) | gem5::EventManager | inline |
EventManager(EventQueue *eq) | gem5::EventManager | inline |
eventq | gem5::EventManager | protected |
eventQueue() const | gem5::EventManager | inline |
FaultTypes enum name | gem5::SparcISA::TLB | protected |
finalizePhysical(const RequestPtr &req, ThreadContext *tc, BaseMMU::Mode mode) const override | gem5::SparcISA::TLB | virtual |
find(const char *name) | gem5::SimObject | static |
flushAll() override | gem5::SparcISA::TLB | virtual |
freeList | gem5::SparcISA::TLB | protected |
generateCheckpointOut(const std::string &cpt_dir, std::ofstream &outstream) | gem5::Serializable | static |
getPort(const std::string &if_name, PortID idx=InvalidPortID) | gem5::SimObject | virtual |
getProbeManager() | gem5::SimObject | |
getSimObjectResolver() | gem5::SimObject | static |
getStatGroups() const | gem5::statistics::Group | |
getStats() const | gem5::statistics::Group | |
getTableWalkerPort() | gem5::BaseTLB | inlinevirtual |
GetTsbPtr(ThreadContext *tc, Addr addr, int ctx, Addr *ptrs) | gem5::SparcISA::TLB | |
Group()=delete | gem5::statistics::Group | |
Group(const Group &)=delete | gem5::statistics::Group | |
Group(Group *parent, const char *name=nullptr) | gem5::statistics::Group | |
IllegalAsi enum value | gem5::SparcISA::TLB | protected |
init() | gem5::SimObject | virtual |
initState() | gem5::SimObject | virtual |
insert(Addr vpn, int partition_id, int context_id, bool real, const PageTableEntry &PTE, int entry=-1) | gem5::SparcISA::TLB | protected |
lastReplaced | gem5::SparcISA::TLB | protected |
LoadFromNfo enum value | gem5::SparcISA::TLB | protected |
loadState(CheckpointIn &cp) | gem5::SimObject | virtual |
lookup(Addr va, int partition_id, bool real, int context_id=0, bool update_used=true) | gem5::SparcISA::TLB | |
lookupTable | gem5::SparcISA::TLB | protected |
MakeTsbPtr(TsbPageSize ps, uint64_t tag_access, uint64_t c0_tsb, uint64_t c0_config, uint64_t cX_tsb, uint64_t cX_config) | gem5::SparcISA::TLB | private |
MapIter typedef | gem5::SparcISA::TLB | protected |
memInvalidate() | gem5::BaseTLB | inlinevirtual |
memWriteback() | gem5::SimObject | inlinevirtual |
mergedParent | gem5::statistics::Group | private |
mergedStatGroups | gem5::statistics::Group | private |
mergeStatGroup(Group *block) | gem5::statistics::Group | |
MMU class | gem5::SparcISA::TLB | friend |
name() const | gem5::Named | inlinevirtual |
Named(const std::string &name_) | gem5::Named | inline |
nextLevel() const | gem5::BaseTLB | inline |
notifyFork() | gem5::Drainable | inlinevirtual |
Nucleus enum value | gem5::SparcISA::TLB | protected |
operator=(const Group &)=delete | gem5::statistics::Group | |
OtherFault enum value | gem5::SparcISA::TLB | protected |
Params typedef | gem5::SparcISA::TLB | |
params() const | gem5::SimObject | inline |
path | gem5::Serializable | privatestatic |
preDumpStats() | gem5::statistics::Group | virtual |
Primary enum value | gem5::SparcISA::TLB | protected |
PrivViolation enum value | gem5::SparcISA::TLB | protected |
probeManager | gem5::SimObject | private |
Ps0 enum value | gem5::SparcISA::TLB | protected |
Ps1 enum value | gem5::SparcISA::TLB | protected |
regProbeListeners() | gem5::SimObject | virtual |
regProbePoints() | gem5::SimObject | virtual |
regStats() | gem5::statistics::Group | virtual |
reschedule(Event &event, Tick when, bool always=false) | gem5::EventManager | inline |
reschedule(Event *event, Tick when, bool always=false) | gem5::EventManager | inline |
resetStats() | gem5::statistics::Group | virtual |
resolveStat(std::string name) const | gem5::statistics::Group | |
schedule(Event &event, Tick when) | gem5::EventManager | inline |
schedule(Event *event, Tick when) | gem5::EventManager | inline |
Secondary enum value | gem5::SparcISA::TLB | protected |
Serializable() | gem5::Serializable | |
serialize(CheckpointOut &cp) const override | gem5::SparcISA::TLB | virtual |
serializeAll(const std::string &cpt_dir) | gem5::SimObject | static |
serializeSection(CheckpointOut &cp, const char *name) const | gem5::Serializable | |
serializeSection(CheckpointOut &cp, const std::string &name) const | gem5::Serializable | inline |
setCurTick(Tick newVal) | gem5::EventManager | inline |
setSimObjectResolver(SimObjectResolver *resolver) | gem5::SimObject | static |
sfar | gem5::SparcISA::TLB | protected |
sfsr | gem5::SparcISA::TLB | protected |
SideEffect enum value | gem5::SparcISA::TLB | protected |
signalDrainDone() const | gem5::Drainable | inlineprotected |
SimObject(const Params &p) | gem5::SimObject | |
SimObjectList typedef | gem5::SimObject | private |
simObjectList | gem5::SimObject | privatestatic |
size | gem5::SparcISA::TLB | protected |
startup() | gem5::SimObject | virtual |
statGroups | gem5::statistics::Group | private |
stats | gem5::statistics::Group | private |
tag_access | gem5::SparcISA::TLB | protected |
TagRead(int entry) | gem5::SparcISA::TLB | protected |
takeOverFrom(BaseTLB *otlb) override | gem5::SparcISA::TLB | inlinevirtual |
TLB(const Params &p) | gem5::SparcISA::TLB | |
tlb | gem5::SparcISA::TLB | protected |
translateAtomic(const RequestPtr &req, ThreadContext *tc, BaseMMU::Mode mode) override | gem5::SparcISA::TLB | virtual |
translateData(const RequestPtr &req, ThreadContext *tc, bool write) | gem5::SparcISA::TLB | protected |
translateFunctional(const RequestPtr &req, ThreadContext *tc, BaseMMU::Mode mode) override | gem5::SparcISA::TLB | virtual |
translateInst(const RequestPtr &req, ThreadContext *tc) | gem5::SparcISA::TLB | protected |
translateTiming(const RequestPtr &req, ThreadContext *tc, BaseMMU::Translation *translation, BaseMMU::Mode mode) override | gem5::SparcISA::TLB | virtual |
TsbPageSize enum name | gem5::SparcISA::TLB | protected |
TteRead(int entry) | gem5::SparcISA::TLB | |
type() const | gem5::BaseTLB | inline |
unserialize(CheckpointIn &cp) override | gem5::SparcISA::TLB | virtual |
unserializeSection(CheckpointIn &cp, const char *name) | gem5::Serializable | |
unserializeSection(CheckpointIn &cp, const std::string &name) | gem5::Serializable | inline |
usedEntries | gem5::SparcISA::TLB | protected |
validVirtualAddress(Addr va, bool am) | gem5::SparcISA::TLB | protected |
VaOutOfRange enum value | gem5::SparcISA::TLB | protected |
VaOutOfRangeJmp enum value | gem5::SparcISA::TLB | protected |
wakeupEventQueue(Tick when=(Tick) -1) | gem5::EventManager | inline |
writeSfsr(bool write, ContextType ct, bool se, FaultTypes ft, int asi) | gem5::SparcISA::TLB | protected |
writeSfsr(Addr a, bool write, ContextType ct, bool se, FaultTypes ft, int asi) | gem5::SparcISA::TLB | private |
writeTagAccess(Addr va, int context) | gem5::SparcISA::TLB | protected |
~Drainable() | gem5::Drainable | protectedvirtual |
~Group() | gem5::statistics::Group | virtual |
~Named()=default | gem5::Named | virtual |
~Serializable() | gem5::Serializable | virtual |
~SimObject() | gem5::SimObject | virtual |