gem5  v22.1.0.0
gem5::memory::NVMInterface Member List

This is the complete list of members for gem5::memory::NVMInterface, including all inherited members.

_drainManagergem5::Drainableprivate
_drainStategem5::Drainablemutableprivate
_namegem5::Namedprivate
_objNameResolvergem5::SimObjectprivatestatic
_paramsgem5::SimObjectprotected
_systemgem5::memory::AbstractMemoryprotected
AbstractMemory(const AbstractMemory &)gem5::memory::AbstractMemoryprivate
AbstractMemory(const Params &p)gem5::memory::AbstractMemory
access(PacketPtr pkt)gem5::memory::AbstractMemory
accessLatency() const overridegem5::memory::NVMInterfaceinlinevirtual
addLockedAddr(LockedAddr addr)gem5::memory::AbstractMemoryinline
addRankToRankDelay(Tick cmd_at) overridegem5::memory::NVMInterfacevirtual
addrMappinggem5::memory::MemInterfaceprotected
addStat(statistics::Info *info)gem5::statistics::Group
addStatGroup(const char *name, Group *block)gem5::statistics::Group
allRanksDrained() const overridegem5::memory::NVMInterfaceinlinevirtual
backdoorgem5::memory::AbstractMemoryprotected
banksPerRankgem5::memory::MemInterfaceprotected
burstReady(MemPacket *pkt) const overridegem5::memory::NVMInterfacevirtual
burstSizegem5::memory::MemInterfaceprotected
burstsPerRowBuffergem5::memory::MemInterfaceprotected
burstsPerStripegem5::memory::MemInterfaceprotected
bytesPerBurst() constgem5::memory::MemInterfaceinline
checkLockedAddrList(PacketPtr pkt)gem5::memory::AbstractMemoryprotected
checkRefreshState(uint8_t rank) overridegem5::memory::NVMInterfaceinlinevirtual
chooseNextFRFCFS(MemPacketQueue &queue, Tick min_col_at) const overridegem5::memory::NVMInterfacevirtual
chooseRead(MemPacketQueue &queue) overridegem5::memory::NVMInterfacevirtual
clockDomaingem5::Clockedprivate
Clocked(ClockDomain &clk_domain)gem5::Clockedinlineprotected
Clocked(Clocked &)=deletegem5::Clockedprotected
clockEdge(Cycles cycles=Cycles(0)) constgem5::Clockedinline
ClockedObject(const ClockedObjectParams &p)gem5::ClockedObject
clockPeriod() constgem5::Clockedinline
clockPeriodUpdated()gem5::Clockedinlineprotectedvirtual
commandOffset() const overridegem5::memory::NVMInterfaceinlinevirtual
confTableReportedgem5::memory::AbstractMemoryprotected
ctrlgem5::memory::MemInterfaceprotected
curCycle() constgem5::Clockedinline
currentSection()gem5::Serializablestatic
cyclegem5::Clockedmutableprivate
cyclesToTicks(Cycles c) constgem5::Clockedinline
decodePacket(const PacketPtr pkt, Addr pkt_addr, unsigned int size, bool is_read, uint8_t pseudo_channel=0) overridegem5::memory::NVMInterfacevirtual
deschedule(Event &event)gem5::EventManagerinline
deschedule(Event *event)gem5::EventManagerinline
deviceRowBufferSizegem5::memory::MemInterfaceprotected
deviceSizegem5::memory::MemInterfaceprotected
devicesPerRankgem5::memory::MemInterfaceprotected
dmDrain()gem5::Drainableprivate
dmDrainResume()gem5::Drainableprivate
doBurstAccess(MemPacket *pkt, Tick next_burst_at, const std::vector< MemPacketQueue > &queue) overridegem5::memory::NVMInterfacevirtual
drain() overridegem5::SimObjectinlinevirtual
Drainable()gem5::Drainableprotected
drainRanks() overridegem5::memory::NVMInterfaceinlinevirtual
drainResume()gem5::Drainableinlineprotectedvirtual
drainState() constgem5::Drainableinline
EventManager(EventManager &em)gem5::EventManagerinline
EventManager(EventManager *em)gem5::EventManagerinline
EventManager(EventQueue *eq)gem5::EventManagerinline
eventqgem5::EventManagerprotected
eventQueue() constgem5::EventManagerinline
find(const char *name)gem5::SimObjectstatic
frequency() constgem5::Clockedinline
functionalAccess(PacketPtr pkt)gem5::memory::AbstractMemory
generateCheckpointOut(const std::string &cpt_dir, std::ofstream &outstream)gem5::Serializablestatic
getAddrRange() constgem5::memory::AbstractMemory
getBackdoor(MemBackdoorPtr &bd_ptr)gem5::memory::AbstractMemoryinline
getCtrlAddr(Addr addr)gem5::memory::MemInterfaceinline
getLockedAddrList() constgem5::memory::AbstractMemoryinline
getPort(const std::string &if_name, PortID idx=InvalidPortID)gem5::SimObjectvirtual
getProbeManager()gem5::SimObject
getSimObjectResolver()gem5::SimObjectstatic
getStatGroups() constgem5::statistics::Group
getStats() constgem5::statistics::Group
Group()=deletegem5::statistics::Group
Group(const Group &)=deletegem5::statistics::Group
Group(Group *parent, const char *name=nullptr)gem5::statistics::Group
inAddrMapgem5::memory::AbstractMemoryprotected
init() overridegem5::memory::NVMInterfacevirtual
initState() overridegem5::memory::AbstractMemoryvirtual
isBusy(bool read_queue_empty, bool all_writes_nvm) overridegem5::memory::NVMInterfacevirtual
isConfReported() constgem5::memory::AbstractMemoryinline
isInAddrMap() constgem5::memory::AbstractMemoryinline
isKvmMap() constgem5::memory::AbstractMemoryinline
isNull() constgem5::memory::AbstractMemoryinline
kvmMapgem5::memory::AbstractMemoryprotected
loadState(CheckpointIn &cp)gem5::SimObjectvirtual
lockedAddrListgem5::memory::AbstractMemoryprotected
maxCommandsPerWindowgem5::memory::MemInterfaceprotected
maxPendingReadsgem5::memory::NVMInterfaceprivate
maxPendingWritesgem5::memory::NVMInterfaceprivate
MemInterface(const Params &_p)gem5::memory::MemInterface
memInvalidate()gem5::SimObjectinlinevirtual
memWriteback()gem5::SimObjectinlinevirtual
mergedParentgem5::statistics::Groupprivate
mergedStatGroupsgem5::statistics::Groupprivate
mergeStatGroup(Group *block)gem5::statistics::Group
minReadToWriteDataGap() constgem5::memory::MemInterfaceinline
minWriteToReadDataGap() constgem5::memory::MemInterfaceinline
name() constgem5::Namedinlinevirtual
Named(const std::string &name_)gem5::Namedinline
nextBurstAtgem5::memory::MemInterface
nextCycle() constgem5::Clockedinline
nextReadAtgem5::memory::NVMInterfaceprivate
nextReqTimegem5::memory::MemInterface
notifyFork()gem5::Drainableinlinevirtual
numPendingReadsgem5::memory::NVMInterfaceprivate
numReadDataReadygem5::memory::NVMInterfaceprivate
numReadsToIssuegem5::memory::NVMInterface
numWritesQueuedgem5::memory::MemInterface
NVMInterface(const NVMInterfaceParams &_p)gem5::memory::NVMInterface
operator=(const AbstractMemory &)gem5::memory::AbstractMemoryprivate
gem5::ClockedObject::operator=(const Group &)=deletegem5::statistics::Group
gem5::ClockedObject::operator=(Clocked &)=deletegem5::Clockedprotected
params() constgem5::SimObjectinline
PARAMS(AbstractMemory)gem5::memory::AbstractMemory
Params typedefgem5::memory::MemInterface
pathgem5::Serializableprivatestatic
pmemAddrgem5::memory::AbstractMemoryprotected
powerStategem5::ClockedObject
preDumpStats()gem5::statistics::Groupvirtual
probeManagergem5::SimObjectprivate
processReadReadyEvent()gem5::memory::NVMInterfaceprivate
processWriteRespondEvent()gem5::memory::NVMInterfaceprivate
pseudoChannelgem5::memory::MemInterface
rangegem5::memory::AbstractMemoryprotected
rankDelay() constgem5::memory::MemInterfaceinline
ranksgem5::memory::NVMInterfaceprivate
ranksPerChannelgem5::memory::MemInterfaceprotected
rankToRankDelay() constgem5::memory::MemInterfaceinlineprotected
readBufferSizegem5::memory::MemInterface
readReadyEventgem5::memory::NVMInterfaceprivate
readReadyQueuegem5::memory::NVMInterfaceprivate
readsWaitingToIssue() const overridegem5::memory::NVMInterfaceinlinevirtual
readToWriteDelay() constgem5::memory::MemInterfaceinlineprotected
regProbeListeners()gem5::SimObjectvirtual
regProbePoints()gem5::SimObjectvirtual
regStats()gem5::statistics::Groupvirtual
reschedule(Event &event, Tick when, bool always=false)gem5::EventManagerinline
reschedule(Event *event, Tick when, bool always=false)gem5::EventManagerinline
resetClock() constgem5::Clockedinlineprotected
resetStats()gem5::statistics::Groupvirtual
resolveStat(std::string name) constgem5::statistics::Group
respondEvent(uint8_t rank) overridegem5::memory::NVMInterfaceinlinevirtual
rowBufferSizegem5::memory::MemInterfaceprotected
rowsPerBankgem5::memory::MemInterfaceprotected
schedule(Event &event, Tick when)gem5::EventManagerinline
schedule(Event *event, Tick when)gem5::EventManagerinline
Serializable()gem5::Serializable
serialize(CheckpointOut &cp) const overridegem5::ClockedObjectvirtual
serializeAll(const std::string &cpt_dir)gem5::SimObjectstatic
serializeSection(CheckpointOut &cp, const char *name) constgem5::Serializable
serializeSection(CheckpointOut &cp, const std::string &name) constgem5::Serializableinline
setBackingStore(uint8_t *pmem_addr)gem5::memory::AbstractMemory
setCtrl(MemCtrl *_ctrl, unsigned int command_window, uint8_t pseudo_channel=0)gem5::memory::MemInterface
setCurTick(Tick newVal)gem5::EventManagerinline
setSimObjectResolver(SimObjectResolver *resolver)gem5::SimObjectstatic
setupRank(const uint8_t rank, const bool is_read) overridegem5::memory::NVMInterfacevirtual
signalDrainDone() constgem5::Drainableinlineprotected
SimObject(const Params &p)gem5::SimObject
SimObjectList typedefgem5::SimObjectprivate
simObjectListgem5::SimObjectprivatestatic
size() constgem5::memory::AbstractMemoryinline
start() constgem5::memory::AbstractMemoryinline
startup() overridegem5::memory::NVMInterfaceinlinevirtual
statGroupsgem5::statistics::Groupprivate
statsgem5::memory::NVMInterfaceprivate
suspend() overridegem5::memory::NVMInterfaceinlinevirtual
system() constgem5::memory::AbstractMemoryinline
system(System *sys)gem5::memory::AbstractMemoryinline
tBURSTgem5::memory::MemInterfaceprotected
tCKgem5::memory::MemInterfaceprotected
tCSgem5::memory::MemInterfaceprotected
tickgem5::Clockedmutableprivate
ticksToCycles(Tick t) constgem5::Clockedinline
toHostAddr(Addr addr) constgem5::memory::AbstractMemoryinline
trackLoadLocked(PacketPtr pkt)gem5::memory::AbstractMemoryprotected
tREADgem5::memory::NVMInterfaceprivate
tRTWgem5::memory::MemInterfaceprotected
tSENDgem5::memory::NVMInterfaceprivate
twoCycleRdWrgem5::memory::NVMInterfaceprivate
tWRITEgem5::memory::NVMInterfaceprivate
tWTRgem5::memory::MemInterfaceprotected
unserialize(CheckpointIn &cp) overridegem5::ClockedObjectvirtual
unserializeSection(CheckpointIn &cp, const char *name)gem5::Serializable
unserializeSection(CheckpointIn &cp, const std::string &name)gem5::Serializableinline
update() constgem5::Clockedinlineprivate
updateClockPeriod()gem5::Clockedinline
voltage() constgem5::Clockedinline
wakeupEventQueue(Tick when=(Tick) -1)gem5::EventManagerinline
writeBufferSizegem5::memory::MemInterface
writeOK(PacketPtr pkt)gem5::memory::AbstractMemoryinlineprotected
writeRespondEventgem5::memory::NVMInterfaceprivate
writeRespQueuegem5::memory::NVMInterfaceprivate
writeRespQueueEmpty() constgem5::memory::NVMInterfaceinlineprivate
writeRespQueueFull() const overridegem5::memory::NVMInterfaceinlinevirtual
writeToReadDelay() constgem5::memory::MemInterfaceinlineprotectedvirtual
~AbstractMemory()gem5::memory::AbstractMemoryinlinevirtual
~Clocked()gem5::Clockedinlineprotectedvirtual
~Drainable()gem5::Drainableprotectedvirtual
~Group()gem5::statistics::Groupvirtual
~Named()=defaultgem5::Namedvirtual
~Serializable()gem5::Serializablevirtual
~SimObject()gem5::SimObjectvirtual

Generated on Wed Dec 21 2022 10:24:15 for gem5 by doxygen 1.9.1