38 #ifndef __ARCH_ARM_INSTS_DATA64_HH__ 39 #define __ARCH_ARM_INSTS_DATA64_HH__ 56 dest(_dest), op1(_op1), imm(_imm)
72 dest(_dest), imm(_imm)
90 dest(_dest), op1(_op1), op2(_op2),
91 shiftAmt(_shiftAmt), shiftType(_shiftType)
109 dest(_dest), op1(_op1), op2(_op2),
110 extendType(_extendType), shiftAmt(_shiftAmt)
124 ArmStaticInst(mnem, _machInst, __opClass), dest(_dest), op1(_op1)
139 ArmStaticInst(mnem, _machInst, __opClass), dest(_dest), op1(_op1),
156 ArmStaticInst(mnem, _machInst, __opClass), dest(_dest), op1(_op1),
157 imm1(_imm1), imm2(_imm2)
172 dest(_dest), op1(_op1), op2(_op2)
189 dest(_dest), op1(_op1), op2(_op2), imm(_imm)
205 dest(_dest), op1(_op1), op2(_op2), op3(_op3)
221 OpClass __opClass,
IntRegIndex _op1, uint64_t _imm,
224 op1(_op1), imm(_imm), condCode(_condCode), defCc(_defCc)
242 op1(_op1), op2(_op2), condCode(_condCode), defCc(_defCc)
259 dest(_dest), op1(_op1), op2(_op2), condCode(_condCode)
268 #endif //__ARCH_ARM_INSTS_PREDINST_HH__
std::string generateDisassembly(Addr pc, const Loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
DataX1RegImmOp(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _dest, IntRegIndex _op1, uint64_t _imm)
DataXCondSelOp(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _dest, IntRegIndex _op1, IntRegIndex _op2, ConditionCode _condCode)
DataX2RegOp(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _dest, IntRegIndex _op1, IntRegIndex _op2)
DataXERegOp(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _dest, IntRegIndex _op1, IntRegIndex _op2, ArmExtendType _extendType, int32_t _shiftAmt)
DataXCondCompImmOp(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _op1, uint64_t _imm, ConditionCode _condCode, uint8_t _defCc)
DataXSRegOp(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _dest, IntRegIndex _op1, IntRegIndex _op2, int32_t _shiftAmt, ArmShiftType _shiftType)
DataX1RegOp(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _dest, IntRegIndex _op1)
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
DataX3RegOp(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _dest, IntRegIndex _op1, IntRegIndex _op2, IntRegIndex _op3)
DataX1Reg2ImmOp(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _dest, IntRegIndex _op1, uint64_t _imm1, uint64_t _imm2)
DataX2RegImmOp(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _dest, IntRegIndex _op1, IntRegIndex _op2, uint64_t _imm)
TheISA::ExtMachInst ExtMachInst
Binary extended machine instruction type.
DataXImmOp(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _dest, IntRegIndex _op1, uint64_t _imm)
DataXImmOnlyOp(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _dest, uint64_t _imm)
DataXCondCompRegOp(const char *mnem, ExtMachInst _machInst, OpClass __opClass, IntRegIndex _op1, IntRegIndex _op2, ConditionCode _condCode, uint8_t _defCc)