gem5  v20.0.0.3
decoder.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2012 Google
3  * Copyright (c) 2017 The University of Virginia
4  * All rights reserved.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions are
8  * met: redistributions of source code must retain the above copyright
9  * notice, this list of conditions and the following disclaimer;
10  * redistributions in binary form must reproduce the above copyright
11  * notice, this list of conditions and the following disclaimer in the
12  * documentation and/or other materials provided with the distribution;
13  * neither the name of the copyright holders nor the names of its
14  * contributors may be used to endorse or promote products derived from
15  * this software without specific prior written permission.
16  *
17  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28  */
29 
30 #ifndef __ARCH_RISCV_DECODER_HH__
31 #define __ARCH_RISCV_DECODER_HH__
32 
34 #include "arch/riscv/isa_traits.hh"
35 #include "arch/riscv/types.hh"
36 #include "base/logging.hh"
37 #include "base/types.hh"
38 #include "cpu/static_inst.hh"
39 #include "debug/Decode.hh"
40 
41 namespace RiscvISA
42 {
43 
44 class ISA;
45 class Decoder
46 {
47  private:
49  bool aligned;
50  bool mid;
51  bool more;
52 
53  protected:
54  //The extended machine instruction being generated
56  bool instDone;
57 
58  public:
59  Decoder(ISA* isa=nullptr) { reset(); }
60 
61  void process() {}
62  void reset();
63 
64  inline bool compressed(ExtMachInst inst) { return (inst & 0x3) < 0x3; }
65 
66  //Use this to give data to the decoder. This should be used
67  //when there is control flow.
68  void moreBytes(const PCState &pc, Addr fetchPC, MachInst inst);
69 
70  bool needMoreBytes() { return more; }
71  bool instReady() { return instDone; }
72  void takeOverFrom(Decoder *old) {}
73 
75 
80 
82 };
83 
84 } // namespace RiscvISA
85 
86 #endif // __ARCH_RISCV_DECODER_HH__
Decoder(ISA *isa=nullptr)
Definition: decoder.hh:59
uint32_t MachInst
Definition: types.hh:50
bool instReady()
Definition: decoder.hh:71
void process()
Definition: decoder.hh:61
ip6_addr_t addr
Definition: inet.hh:330
uint64_t ExtMachInst
Definition: types.hh:51
Bitfield< 4 > pc
StaticInstPtr decodeInst(ExtMachInst mach_inst)
void takeOverFrom(Decoder *old)
Definition: decoder.hh:72
void moreBytes(const PCState &pc, Addr fetchPC, MachInst inst)
Definition: decoder.cc:50
Defines global host-dependent types: Counter, Tick, and (indirectly) {int,uint}{8,16,32,64}_t.
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition: types.hh:140
bool compressed(ExtMachInst inst)
Definition: decoder.hh:64
DecodeCache::InstMap< ExtMachInst > instMap
Definition: decoder.hh:48
StaticInstPtr decode(ExtMachInst mach_inst, Addr addr)
Decode a machine instruction.
Definition: decoder.cc:80
ExtMachInst emi
Definition: decoder.hh:55
std::unordered_map< EMI, StaticInstPtr > InstMap
Hash for decoded instructions.
Definition: decode_cache.hh:49
bool needMoreBytes()
Definition: decoder.hh:70

Generated on Fri Jul 3 2020 15:42:38 for gem5 by doxygen 1.8.13