gem5  v20.1.0.0
pred_inst.cc
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2010 ARM Limited
3  * All rights reserved
4  *
5  * The license below extends only to copyright in the software and shall
6  * not be construed as granting a license to any other intellectual
7  * property including but not limited to intellectual property relating
8  * to a hardware implementation of the functionality of the software
9  * licensed hereunder. You may use the software subject to the license
10  * terms below provided that you ensure that this notice is replicated
11  * unmodified and in its entirety in all distributions of the software,
12  * modified or unmodified, in source code or in binary form.
13  *
14  * Copyright (c) 2007-2008 The Florida State University
15  * All rights reserved.
16  *
17  * Redistribution and use in source and binary forms, with or without
18  * modification, are permitted provided that the following conditions are
19  * met: redistributions of source code must retain the above copyright
20  * notice, this list of conditions and the following disclaimer;
21  * redistributions in binary form must reproduce the above copyright
22  * notice, this list of conditions and the following disclaimer in the
23  * documentation and/or other materials provided with the distribution;
24  * neither the name of the copyright holders nor the names of its
25  * contributors may be used to endorse or promote products derived from
26  * this software without specific prior written permission.
27  *
28  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
29  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
30  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
31  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
32  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
33  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
34  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
35  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
36  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
37  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
38  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39  */
40 
42 
43 namespace ArmISA
44 {
45 std::string
47  Addr pc, const Loader::SymbolTable *symtab) const
48 {
49  std::stringstream ss;
50  unsigned rotate = machInst.rotate * 2;
51  uint32_t imm = machInst.imm;
52  imm = (imm << (32 - rotate)) | (imm >> rotate);
53  printDataInst(ss, false, machInst.opcode4 == 0, machInst.sField,
54  (IntRegIndex)(uint32_t)machInst.rd,
55  (IntRegIndex)(uint32_t)machInst.rn,
56  (IntRegIndex)(uint32_t)machInst.rm,
57  (IntRegIndex)(uint32_t)machInst.rs,
58  machInst.shiftSize, (ArmShiftType)(uint32_t)machInst.shift,
59  imm);
60  return ss.str();
61 }
62 
63 std::string
65  Addr pc, const Loader::SymbolTable *symtab) const
66 {
67  std::stringstream ss;
68  printDataInst(ss, true, machInst.opcode4 == 0, machInst.sField,
69  (IntRegIndex)(uint32_t)machInst.rd,
70  (IntRegIndex)(uint32_t)machInst.rn,
71  (IntRegIndex)(uint32_t)machInst.rm,
72  (IntRegIndex)(uint32_t)machInst.rs,
73  machInst.shiftSize, (ArmShiftType)(uint32_t)machInst.shift,
74  imm);
75  return ss.str();
76 }
77 
78 std::string
80  Addr pc, const Loader::SymbolTable *symtab) const
81 {
82  std::stringstream ss;
83  printDataInst(ss, true, false, /*XXX not really s*/ false, dest, op1,
85  return ss.str();
86 }
87 
88 std::string
90  Addr pc, const Loader::SymbolTable *symtab) const
91 {
92  std::stringstream ss;
93  printDataInst(ss, false, true, /*XXX not really s*/ false, dest, op1,
95  return ss.str();
96 }
97 
98 std::string
100  Addr pc, const Loader::SymbolTable *symtab) const
101 {
102  std::stringstream ss;
103  printDataInst(ss, false, false, /*XXX not really s*/ false, dest, op1,
104  op2, shift, 0, shiftType, 0);
105  return ss.str();
106 }
107 
108 std::string
110  Addr pc, const Loader::SymbolTable *symtab) const
111 {
112  std::stringstream ss;
113 
114  ccprintf(ss, "%-10s ", mnemonic);
115 
116  return ss.str();
117 }
118 }
ArmISA::DataRegRegOp::shiftType
ArmShiftType shiftType
Definition: pred_inst.hh:319
ArmISA::ArmShiftType
ArmShiftType
Definition: types.hh:567
Loader::SymbolTable
Definition: symtab.hh:59
ArmISA::IntRegIndex
IntRegIndex
Definition: intregs.hh:51
ArmISA::INTREG_ZERO
@ INTREG_ZERO
Definition: intregs.hh:112
ArmISA::DataRegOp::op1
IntRegIndex op1
Definition: pred_inst.hh:299
ArmISA::PredImmOp::imm
uint32_t imm
Definition: pred_inst.hh:236
ArmISA
Definition: ccregs.hh:41
ArmISA::DataRegOp::shiftAmt
int32_t shiftAmt
Definition: pred_inst.hh:300
ArmISA::DataImmOp::generateDisassembly
std::string generateDisassembly(Addr pc, const Loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition: pred_inst.cc:79
ArmISA::DataRegOp::op2
IntRegIndex op2
Definition: pred_inst.hh:299
ArmISA::PredIntOp::generateDisassembly
std::string generateDisassembly(Addr pc, const Loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition: pred_inst.cc:46
ArmISA::ss
Bitfield< 21 > ss
Definition: miscregs_types.hh:56
ArmISA::DataRegRegOp::shift
IntRegIndex shift
Definition: pred_inst.hh:318
ArmISA::DataRegRegOp::op2
IntRegIndex op2
Definition: pred_inst.hh:318
ArmISA::imm
Bitfield< 7, 0 > imm
Definition: types.hh:141
ArmISA::DataImmOp::op1
IntRegIndex op1
Definition: pred_inst.hh:280
MipsISA::pc
Bitfield< 4 > pc
Definition: pra_constants.hh:240
ArmISA::DataRegRegOp::op1
IntRegIndex op1
Definition: pred_inst.hh:318
ArmISA::DataRegRegOp::generateDisassembly
std::string generateDisassembly(Addr pc, const Loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition: pred_inst.cc:99
ArmISA::LSL
@ LSL
Definition: types.hh:568
ArmISA::DataRegOp::generateDisassembly
std::string generateDisassembly(Addr pc, const Loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition: pred_inst.cc:89
ArmISA::DataRegOp::dest
IntRegIndex dest
Definition: pred_inst.hh:299
ArmISA::PredImmOp::generateDisassembly
std::string generateDisassembly(Addr pc, const Loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition: pred_inst.cc:64
StaticInst::mnemonic
const char * mnemonic
Base mnemonic (e.g., "add").
Definition: static_inst.hh:258
ArmISA::PredMacroOp::generateDisassembly
std::string generateDisassembly(Addr pc, const Loader::SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition: pred_inst.cc:109
ArmISA::DataRegOp::shiftType
ArmShiftType shiftType
Definition: pred_inst.hh:301
Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition: types.hh:142
pred_inst.hh
ArmISA::DataImmOp::imm
uint32_t imm
Definition: pred_inst.hh:281
ArmISA::ArmStaticInst::printDataInst
void printDataInst(std::ostream &os, bool withImm) const
StaticInst::machInst
const ExtMachInst machInst
The binary machine instruction.
Definition: static_inst.hh:243
ccprintf
void ccprintf(cp::Print &print)
Definition: cprintf.hh:127
ArmISA::rotate
Bitfield< 11, 8 > rotate
Definition: types.hh:143
ArmISA::DataRegRegOp::dest
IntRegIndex dest
Definition: pred_inst.hh:318
ArmISA::DataImmOp::dest
IntRegIndex dest
Definition: pred_inst.hh:280

Generated on Wed Sep 30 2020 14:02:00 for gem5 by doxygen 1.8.17