gem5  v21.0.0.0
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
fetch2.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2013-2014 ARM Limited
3  * All rights reserved
4  *
5  * The license below extends only to copyright in the software and shall
6  * not be construed as granting a license to any other intellectual
7  * property including but not limited to intellectual property relating
8  * to a hardware implementation of the functionality of the software
9  * licensed hereunder. You may use the software subject to the license
10  * terms below provided that you ensure that this notice is replicated
11  * unmodified and in its entirety in all distributions of the software,
12  * modified or unmodified, in source code or in binary form.
13  *
14  * Redistribution and use in source and binary forms, with or without
15  * modification, are permitted provided that the following conditions are
16  * met: redistributions of source code must retain the above copyright
17  * notice, this list of conditions and the following disclaimer;
18  * redistributions in binary form must reproduce the above copyright
19  * notice, this list of conditions and the following disclaimer in the
20  * documentation and/or other materials provided with the distribution;
21  * neither the name of the copyright holders nor the names of its
22  * contributors may be used to endorse or promote products derived from
23  * this software without specific prior written permission.
24  *
25  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
26  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
27  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
28  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
29  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
30  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
31  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
32  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
33  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
34  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
35  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
36  */
37 
45 #ifndef __CPU_MINOR_FETCH2_HH__
46 #define __CPU_MINOR_FETCH2_HH__
47 
48 #include <vector>
49 
50 #include "cpu/minor/buffers.hh"
51 #include "cpu/minor/cpu.hh"
52 #include "cpu/minor/pipe_data.hh"
53 #include "cpu/pred/bpred_unit.hh"
54 #include "params/MinorCPU.hh"
55 
56 namespace Minor
57 {
58 
61 class Fetch2 : public Named
62 {
63  protected:
66 
69 
73 
76 
79 
82 
84  unsigned int outputWidth;
85 
89 
92 
93  public:
94  /* Public so that Pipeline can pass it to Fetch1 */
96 
97  protected:
101 
104  inputIndex(0),
105  pc(TheISA::PCState(0)),
106  havePC(false),
107  lastStreamSeqNum(InstId::firstStreamSeqNum),
108  fetchSeqNum(InstId::firstFetchSeqNum),
109  expectedStreamSeqNum(InstId::firstStreamSeqNum),
110  predictionSeqNum(InstId::firstPredictionSeqNum),
111  blocked(false)
112  { }
113 
115  inputIndex(other.inputIndex),
116  pc(other.pc),
117  havePC(other.havePC),
121  blocked(other.blocked)
122  { }
123 
126  unsigned int inputIndex;
127 
128 
136 
140  bool havePC;
141 
145 
149 
155 
160 
162  bool blocked;
163  };
164 
167 
168  struct Fetch2Stats : public Stats::Group
169  {
178  } stats;
179 
180  protected:
183  const ForwardLineData *getInput(ThreadID tid);
184 
186  void popInput(ThreadID tid);
187 
190  void dumpAllInput(ThreadID tid);
191 
194  void updateBranchPrediction(const BranchData &branch);
195 
199  void predictBranch(MinorDynInstPtr inst, BranchData &branch);
200 
204 
205  public:
206  Fetch2(const std::string &name,
207  MinorCPU &cpu_,
208  const MinorCPUParams &params,
210  Latch<BranchData>::Output branchInp_,
211  Latch<BranchData>::Input predictionOut_,
213  std::vector<InputBuffer<ForwardInstData>> &next_stage_input_buffer);
214 
215  public:
217  void evaluate();
218 
219  void minorTrace() const;
220 
221 
225  bool isDrained();
226 };
227 
228 }
229 
230 #endif /* __CPU_MINOR_FETCH2_HH__ */
pipe_data.hh
Minor::Fetch2::threadPriority
ThreadID threadPriority
Definition: fetch2.hh:166
Minor::Fetch2::Fetch2ThreadInfo::predictionSeqNum
InstSeqNum predictionSeqNum
Fetch2 is the source of prediction sequence numbers.
Definition: fetch2.hh:159
Minor::Fetch2::fetchInfo
std::vector< Fetch2ThreadInfo > fetchInfo
Definition: fetch2.hh:165
Minor::Fetch2::cpu
MinorCPU & cpu
Pointer back to the containing CPU.
Definition: fetch2.hh:65
Minor::Fetch2::Fetch2ThreadInfo::Fetch2ThreadInfo
Fetch2ThreadInfo()
Default constructor.
Definition: fetch2.hh:103
Minor::Fetch2::Fetch2Stats
Definition: fetch2.hh:168
Minor::Fetch2
This stage receives lines of data from Fetch1, separates them into instructions and passes them to De...
Definition: fetch2.hh:61
ThreadID
int16_t ThreadID
Thread index/ID type.
Definition: types.hh:233
Minor::Fetch2::getScheduledThread
ThreadID getScheduledThread()
Use the current threading policy to determine the next thread to fetch from.
Definition: fetch2.cc:567
Minor::Latch::Input
Encapsulate wires on either input or output of the latch.
Definition: buffers.hh:247
Minor::Fetch2::Fetch2ThreadInfo::lastStreamSeqNum
InstSeqNum lastStreamSeqNum
Stream sequence number of the last seen line used to identify changes of instruction stream.
Definition: fetch2.hh:144
Minor::Fetch2::Fetch2ThreadInfo::fetchSeqNum
InstSeqNum fetchSeqNum
Fetch2 is the source of fetch sequence numbers.
Definition: fetch2.hh:148
Minor::Fetch2::branchPredictor
BPredUnit & branchPredictor
Branch predictor passed from Python configuration.
Definition: fetch2.hh:91
TheISA
Definition: thread_context.hh:52
Minor::ForwardLineData
Line fetch data in the forward direction.
Definition: pipe_data.hh:171
Minor::Fetch2::out
Latch< ForwardInstData >::Input out
Output port carrying instructions into Decode.
Definition: fetch2.hh:78
cpu.hh
Minor::Fetch2::Fetch2ThreadInfo::Fetch2ThreadInfo
Fetch2ThreadInfo(const Fetch2ThreadInfo &other)
Definition: fetch2.hh:114
Minor::Fetch2::Fetch2ThreadInfo
Data members after this line are cycle-to-cycle state.
Definition: fetch2.hh:100
std::vector
STL vector class.
Definition: stl.hh:37
Minor::Fetch2::predictBranch
void predictBranch(MinorDynInstPtr inst, BranchData &branch)
Predicts branches for the given instruction.
Definition: fetch2.cc:188
Minor::Fetch2::Fetch2Stats::loadInstructions
Stats::Scalar loadInstructions
Definition: fetch2.hh:175
Minor
Definition: activity.cc:44
Minor::Fetch2::evaluate
void evaluate()
Pass on input/buffer data to the output if you can.
Definition: fetch2.cc:239
Minor::Fetch2::inp
Latch< ForwardLineData >::Output inp
Input port carrying lines from Fetch1.
Definition: fetch2.hh:68
Stats::Scalar
This is a simple scalar statistic, like a counter.
Definition: statistics.hh:1933
Minor::Fetch2::branchInp
Latch< BranchData >::Output branchInp
Input port carrying branches from Execute.
Definition: fetch2.hh:72
Minor::Fetch2::popInput
void popInput(ThreadID tid)
Pop an element off the input buffer, if there are any.
Definition: fetch2.cc:105
Minor::Fetch2::Fetch2ThreadInfo::havePC
bool havePC
PC is currently valid.
Definition: fetch2.hh:140
Minor::Fetch2::getInput
const ForwardLineData * getInput(ThreadID tid)
Get a piece of data to work on from the inputBuffer, or 0 if there is no data.
Definition: fetch2.cc:94
MinorCPU
MinorCPU is an in-order CPU model with four fixed pipeline stages:
Definition: cpu.hh:77
Minor::Latch::Output
Definition: buffers.hh:258
Minor::Fetch2::Fetch2ThreadInfo::blocked
bool blocked
Blocked indication for report.
Definition: fetch2.hh:162
Minor::Fetch2::processMoreThanOneInput
bool processMoreThanOneInput
If true, more than one input word can be processed each cycle if there is room in the output to conta...
Definition: fetch2.hh:88
Minor::Fetch2::outputWidth
unsigned int outputWidth
Width of output of this stage/input of next in instructions.
Definition: fetch2.hh:84
Minor::Fetch2::Fetch2ThreadInfo::expectedStreamSeqNum
InstSeqNum expectedStreamSeqNum
Stream sequence number remembered from last time the predictionSeqNum changed.
Definition: fetch2.hh:154
Minor::Fetch2::Fetch2Stats::storeInstructions
Stats::Scalar storeInstructions
Definition: fetch2.hh:176
Minor::Fetch2::Fetch2Stats::vecInstructions
Stats::Scalar vecInstructions
Definition: fetch2.hh:174
Minor::Fetch2::updateBranchPrediction
void updateBranchPrediction(const BranchData &branch)
Update local branch prediction structures from feedback from Execute.
Definition: fetch2.cc:126
BPredUnit
Basically a wrapper class to hold both the branch predictor and the BTB.
Definition: bpred_unit.hh:62
Minor::Fetch2::stats
Minor::Fetch2::Fetch2Stats stats
Minor::Fetch2::dumpAllInput
void dumpAllInput(ThreadID tid)
Dump the whole contents of the input buffer.
Definition: fetch2.cc:116
Minor::InputBuffer
Like a Queue but with a restricted interface and a setTail function which, when the queue is empty,...
Definition: buffers.hh:567
InstSeqNum
uint64_t InstSeqNum
Definition: inst_seq.hh:37
Minor::Fetch2::Fetch2Stats::Fetch2Stats
Fetch2Stats(MinorCPU *cpu)
Definition: fetch2.cc:608
Minor::Fetch2::predictionOut
Latch< BranchData >::Input predictionOut
Output port carrying predictions back to Fetch1.
Definition: fetch2.hh:75
Named
Definition: trace.hh:150
Minor::BranchData
Forward data betwen Execute and Fetch1 carrying change-of-address/stream information.
Definition: pipe_data.hh:62
Minor::Fetch2::Fetch2Stats::amoInstructions
Stats::Scalar amoInstructions
Definition: fetch2.hh:177
MipsISA::PCState
GenericISA::DelaySlotPCState< MachInst > PCState
Definition: types.hh:41
bpred_unit.hh
Minor::Fetch2::inputBuffer
std::vector< InputBuffer< ForwardLineData > > inputBuffer
Definition: fetch2.hh:95
Stats::Group
Statistics container.
Definition: group.hh:87
Minor::Fetch2::Fetch2ThreadInfo::pc
TheISA::PCState pc
Remembered program counter value.
Definition: fetch2.hh:135
Minor::Fetch2::Fetch2ThreadInfo::inputIndex
unsigned int inputIndex
Index into an incompletely processed input line that instructions are to be extracted from.
Definition: fetch2.hh:126
Minor::Fetch2::isDrained
bool isDrained()
Is this stage drained? For Fetch2, draining is initiated by Execute halting Fetch1 causing Fetch2 to ...
Definition: fetch2.cc:597
Minor::Fetch2::Fetch2Stats::intInstructions
Stats::Scalar intInstructions
Stats.
Definition: fetch2.hh:172
buffers.hh
RefCountingPtr< MinorDynInst >
Named::name
const std::string & name() const
Definition: trace.hh:159
Minor::Fetch2::Fetch2
Fetch2(const std::string &name, MinorCPU &cpu_, const MinorCPUParams &params, Latch< ForwardLineData >::Output inp_, Latch< BranchData >::Output branchInp_, Latch< BranchData >::Input predictionOut_, Latch< ForwardInstData >::Input out_, std::vector< InputBuffer< ForwardInstData >> &next_stage_input_buffer)
Definition: fetch2.cc:55
Minor::InstId
Id for lines and instructions.
Definition: dyn_inst.hh:70
Minor::Fetch2::minorTrace
void minorTrace() const
Definition: fetch2.cc:638
Minor::Fetch2::Fetch2Stats::fpInstructions
Stats::Scalar fpInstructions
Definition: fetch2.hh:173
Minor::Fetch2::nextStageReserve
std::vector< InputBuffer< ForwardInstData > > & nextStageReserve
Interface to reserve space in the next stage.
Definition: fetch2.hh:81

Generated on Tue Mar 23 2021 19:41:24 for gem5 by doxygen 1.8.17